|
123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194 |
- # TCL File Generated by Component Editor 20.1
- # Tue Jun 14 23:19:06 CEST 2022
- # DO NOT MODIFY
-
-
- #
- # data_channel "data_channel" v1.0
- # Johannes Kutning 2022.06.14.23:19:06
- # A data channel between two tasks
- #
-
- #
- # request TCL package from ACDS 16.1
- #
- package require -exact qsys 16.1
-
-
- #
- # module data_channel
- #
- set_module_property DESCRIPTION "A data channel between two tasks"
- set_module_property NAME data_channel
- set_module_property VERSION 1.0
- set_module_property INTERNAL false
- set_module_property OPAQUE_ADDRESS_MAP true
- set_module_property GROUP signal_processing
- set_module_property AUTHOR "Johannes Kutning"
- set_module_property DISPLAY_NAME data_channel
- set_module_property INSTANTIATE_IN_SYSTEM_MODULE true
- set_module_property EDITABLE true
- set_module_property REPORT_TO_TALKBACK false
- set_module_property ALLOW_GREYBOX_GENERATION false
- set_module_property REPORT_HIERARCHY false
-
-
- #
- # file sets
- #
- add_fileset QUARTUS_SYNTH QUARTUS_SYNTH "" ""
- set_fileset_property QUARTUS_SYNTH TOP_LEVEL data_channel
- set_fileset_property QUARTUS_SYNTH ENABLE_RELATIVE_INCLUDE_PATHS false
- set_fileset_property QUARTUS_SYNTH ENABLE_FILE_OVERWRITE_MODE true
- add_fileset_file data_channel.vhd VHDL PATH data_channel.vhd TOP_LEVEL_FILE
-
- add_fileset SIM_VHDL SIM_VHDL "" ""
- set_fileset_property SIM_VHDL TOP_LEVEL data_channel
- set_fileset_property SIM_VHDL ENABLE_RELATIVE_INCLUDE_PATHS false
- set_fileset_property SIM_VHDL ENABLE_FILE_OVERWRITE_MODE true
- add_fileset_file data_channel.vhd VHDL PATH data_channel.vhd
-
-
- #
- # parameters
- #
-
-
- #
- # display items
- #
-
-
- #
- # connection point clock
- #
- add_interface clock clock end
- set_interface_property clock clockRate 0
- set_interface_property clock ENABLED true
- set_interface_property clock EXPORT_OF ""
- set_interface_property clock PORT_NAME_MAP ""
- set_interface_property clock CMSIS_SVD_VARIABLES ""
- set_interface_property clock SVD_ADDRESS_GROUP ""
-
- add_interface_port clock clk clk Input 1
-
-
- #
- # connection point reset
- #
- add_interface reset reset end
- set_interface_property reset associatedClock clock
- set_interface_property reset synchronousEdges DEASSERT
- set_interface_property reset ENABLED true
- set_interface_property reset EXPORT_OF ""
- set_interface_property reset PORT_NAME_MAP ""
- set_interface_property reset CMSIS_SVD_VARIABLES ""
- set_interface_property reset SVD_ADDRESS_GROUP ""
-
- add_interface_port reset reset reset Input 1
-
-
- #
- # connection point ctrl
- #
- add_interface ctrl avalon end
- set_interface_property ctrl addressUnits WORDS
- set_interface_property ctrl associatedClock clock
- set_interface_property ctrl associatedReset reset
- set_interface_property ctrl bitsPerSymbol 8
- set_interface_property ctrl burstOnBurstBoundariesOnly false
- set_interface_property ctrl burstcountUnits WORDS
- set_interface_property ctrl explicitAddressSpan 0
- set_interface_property ctrl holdTime 0
- set_interface_property ctrl linewrapBursts false
- set_interface_property ctrl maximumPendingReadTransactions 0
- set_interface_property ctrl maximumPendingWriteTransactions 0
- set_interface_property ctrl readLatency 0
- set_interface_property ctrl readWaitTime 1
- set_interface_property ctrl setupTime 0
- set_interface_property ctrl timingUnits Cycles
- set_interface_property ctrl writeWaitTime 0
- set_interface_property ctrl ENABLED true
- set_interface_property ctrl EXPORT_OF ""
- set_interface_property ctrl PORT_NAME_MAP ""
- set_interface_property ctrl CMSIS_SVD_VARIABLES ""
- set_interface_property ctrl SVD_ADDRESS_GROUP ""
-
- add_interface_port ctrl ctrl_address address Input 4
- add_interface_port ctrl ctrl_read read Input 1
- add_interface_port ctrl ctrl_readdata readdata Output 32
- add_interface_port ctrl ctrl_write write Input 1
- add_interface_port ctrl ctrl_writedata writedata Input 32
- set_interface_assignment ctrl embeddedsw.configuration.isFlash 0
- set_interface_assignment ctrl embeddedsw.configuration.isMemoryDevice 0
- set_interface_assignment ctrl embeddedsw.configuration.isNonVolatileStorage 0
- set_interface_assignment ctrl embeddedsw.configuration.isPrintableDevice 0
-
-
- #
- # connection point hw_sink
- #
- add_interface hw_sink avalon end
- set_interface_property hw_sink addressUnits WORDS
- set_interface_property hw_sink associatedClock clock
- set_interface_property hw_sink associatedReset reset
- set_interface_property hw_sink bitsPerSymbol 8
- set_interface_property hw_sink burstOnBurstBoundariesOnly false
- set_interface_property hw_sink burstcountUnits WORDS
- set_interface_property hw_sink explicitAddressSpan 0
- set_interface_property hw_sink holdTime 0
- set_interface_property hw_sink linewrapBursts false
- set_interface_property hw_sink maximumPendingReadTransactions 0
- set_interface_property hw_sink maximumPendingWriteTransactions 0
- set_interface_property hw_sink readLatency 0
- set_interface_property hw_sink readWaitTime 1
- set_interface_property hw_sink setupTime 0
- set_interface_property hw_sink timingUnits Cycles
- set_interface_property hw_sink writeWaitTime 0
- set_interface_property hw_sink ENABLED true
- set_interface_property hw_sink EXPORT_OF ""
- set_interface_property hw_sink PORT_NAME_MAP ""
- set_interface_property hw_sink CMSIS_SVD_VARIABLES ""
- set_interface_property hw_sink SVD_ADDRESS_GROUP ""
-
- add_interface_port hw_sink hw_sink_write write Input 1
- add_interface_port hw_sink hw_sink_writedata writedata Input 32
- set_interface_assignment hw_sink embeddedsw.configuration.isFlash 0
- set_interface_assignment hw_sink embeddedsw.configuration.isMemoryDevice 0
- set_interface_assignment hw_sink embeddedsw.configuration.isNonVolatileStorage 0
- set_interface_assignment hw_sink embeddedsw.configuration.isPrintableDevice 0
-
-
- #
- # connection point hw_source
- #
- add_interface hw_source avalon end
- set_interface_property hw_source addressUnits WORDS
- set_interface_property hw_source associatedClock clock
- set_interface_property hw_source associatedReset reset
- set_interface_property hw_source bitsPerSymbol 8
- set_interface_property hw_source burstOnBurstBoundariesOnly false
- set_interface_property hw_source burstcountUnits WORDS
- set_interface_property hw_source explicitAddressSpan 0
- set_interface_property hw_source holdTime 0
- set_interface_property hw_source linewrapBursts false
- set_interface_property hw_source maximumPendingReadTransactions 0
- set_interface_property hw_source maximumPendingWriteTransactions 0
- set_interface_property hw_source readLatency 0
- set_interface_property hw_source readWaitTime 1
- set_interface_property hw_source setupTime 0
- set_interface_property hw_source timingUnits Cycles
- set_interface_property hw_source writeWaitTime 0
- set_interface_property hw_source ENABLED true
- set_interface_property hw_source EXPORT_OF ""
- set_interface_property hw_source PORT_NAME_MAP ""
- set_interface_property hw_source CMSIS_SVD_VARIABLES ""
- set_interface_property hw_source SVD_ADDRESS_GROUP ""
-
- add_interface_port hw_source hw_source_read read Input 1
- add_interface_port hw_source hw_source_readdata readdata Output 32
- set_interface_assignment hw_source embeddedsw.configuration.isFlash 0
- set_interface_assignment hw_source embeddedsw.configuration.isMemoryDevice 0
- set_interface_assignment hw_source embeddedsw.configuration.isNonVolatileStorage 0
- set_interface_assignment hw_source embeddedsw.configuration.isPrintableDevice 0
-
|