<?xml version="1.0" encoding="UTF-8"?> <system name="$${FILENAME}"> <component name="$${FILENAME}" displayName="$${FILENAME}" version="1.0" description="" tags="" categories="System" /> <parameter name="bonusData"><![CDATA[bonusData { element core { datum _sortIndex { value = "1"; type = "int"; } } element core.debug_mem_slave { datum baseAddress { value = "395264"; type = "String"; } } element data_channel_0 { datum _sortIndex { value = "16"; type = "int"; } } element data_channel_0.ctrl { datum baseAddress { value = "397760"; type = "String"; } } element data_channel_1 { datum _sortIndex { value = "17"; type = "int"; } } element data_channel_1.ctrl { datum baseAddress { value = "397696"; type = "String"; } } element data_channel_2 { datum _sortIndex { value = "18"; type = "int"; } } element data_channel_2.ctrl { datum baseAddress { value = "397632"; type = "String"; } } element data_channel_3 { datum _sortIndex { value = "19"; type = "int"; } } element data_channel_3.ctrl { datum baseAddress { value = "397568"; type = "String"; } } element data_channel_4 { datum _sortIndex { value = "20"; type = "int"; } } element data_channel_4.ctrl { datum baseAddress { value = "397504"; type = "String"; } } element data_channel_5 { datum _sortIndex { value = "21"; type = "int"; } } element data_channel_5.ctrl { datum baseAddress { value = "397440"; type = "String"; } } element data_channel_6 { datum _sortIndex { value = "22"; type = "int"; } } element data_channel_6.ctrl { datum baseAddress { value = "397376"; type = "String"; } } element hardware_task_0 { datum _sortIndex { value = "9"; type = "int"; } } element hardware_task_0.ctrl { datum baseAddress { value = "397312"; type = "String"; } } element hardware_task_1 { datum _sortIndex { value = "10"; type = "int"; } } element hardware_task_1.ctrl { datum baseAddress { value = "398144"; type = "String"; } } element hardware_task_2 { datum _sortIndex { value = "11"; type = "int"; } } element hardware_task_2.ctrl { datum baseAddress { value = "398080"; type = "String"; } } element hardware_task_3 { datum _sortIndex { value = "12"; type = "int"; } } element hardware_task_3.ctrl { datum baseAddress { value = "398016"; type = "String"; } } element hardware_task_4 { datum _sortIndex { value = "13"; type = "int"; } } element hardware_task_4.ctrl { datum baseAddress { value = "397952"; type = "String"; } } element hardware_task_5 { datum _sortIndex { value = "14"; type = "int"; } } element hardware_task_5.ctrl { datum baseAddress { value = "397888"; type = "String"; } } element hardware_task_6 { datum _sortIndex { value = "15"; type = "int"; } } element hardware_task_6.ctrl { datum baseAddress { value = "397824"; type = "String"; } } element hardware_timestamp { datum _sortIndex { value = "8"; type = "int"; } } element hardware_timestamp.ctrl { datum baseAddress { value = "398208"; type = "String"; } } element jtag_uart { datum _sortIndex { value = "4"; type = "int"; } } element jtag_uart.avalon_jtag_slave { datum baseAddress { value = "398312"; type = "String"; } } element key_start { datum _sortIndex { value = "6"; type = "int"; } } element key_start.s1 { datum baseAddress { value = "398288"; type = "String"; } } element leds { datum _sortIndex { value = "7"; type = "int"; } } element leds.clk { datum _tags { value = ""; type = "String"; } } element leds.external_connection { datum _tags { value = ""; type = "String"; } } element leds.s1 { datum baseAddress { value = "398272"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element niosII { datum _originalDeviceFamily { value = "Cyclone V"; type = "String"; } } element ram { datum _sortIndex { value = "3"; type = "int"; } } element ram.s1 { datum baseAddress { value = "131072"; type = "String"; } } element rom { datum _sortIndex { value = "2"; type = "int"; } } element rom.s1 { datum baseAddress { value = "262144"; type = "String"; } } element sysid { datum _sortIndex { value = "5"; type = "int"; } } element sysid.control_slave { datum baseAddress { value = "398304"; type = "String"; } } element system { datum _sortIndex { value = "0"; type = "int"; } } } ]]></parameter> <parameter name="clockCrossingAdapter" value="HANDSHAKE" /> <parameter name="device" value="5CSEBA6U23I7" /> <parameter name="deviceFamily" value="Cyclone V" /> <parameter name="deviceSpeedGrade" value="7" /> <parameter name="fabricMode" value="QSYS" /> <parameter name="generateLegacySim" value="false" /> <parameter name="generationId" value="0" /> <parameter name="globalResetBus" value="false" /> <parameter name="hdlLanguage" value="VERILOG" /> <parameter name="hideFromIPCatalog" value="false" /> <parameter name="lockedInterfaceDefinition" value="" /> <parameter name="maxAdditionalLatency" value="1" /> <parameter name="projectName">signal_processing.qpf</parameter> <parameter name="sopcBorderPoints" value="false" /> <parameter name="systemHash" value="0" /> <parameter name="testBenchDutName" value="" /> <parameter name="timeStamp" value="0" /> <parameter name="useTestBenchNamingPattern" value="false" /> <instanceScript></instanceScript> <interface name="clk" internal="system.clk_in" type="clock" dir="end" /> <interface name="data_channel_0_hw_sink" internal="data_channel_0.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_0_hw_source" internal="data_channel_0.hw_source" type="avalon" dir="end" /> <interface name="data_channel_1_hw_sink" internal="data_channel_1.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_1_hw_source" internal="data_channel_1.hw_source" type="avalon" dir="end" /> <interface name="data_channel_2_hw_sink" internal="data_channel_2.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_2_hw_source" internal="data_channel_2.hw_source" type="avalon" dir="end" /> <interface name="data_channel_3_hw_sink" internal="data_channel_3.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_3_hw_source" internal="data_channel_3.hw_source" type="avalon" dir="end" /> <interface name="data_channel_4_hw_sink" internal="data_channel_4.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_4_hw_source" internal="data_channel_4.hw_source" type="avalon" dir="end" /> <interface name="data_channel_5_hw_sink" internal="data_channel_5.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_5_hw_source" internal="data_channel_5.hw_source" type="avalon" dir="end" /> <interface name="data_channel_6_hw_sink" internal="data_channel_6.hw_sink" type="avalon" dir="end" /> <interface name="data_channel_6_hw_source" internal="data_channel_6.hw_source" type="avalon" dir="end" /> <interface name="hardware_task_0_task" internal="hardware_task_0.task" type="avalon" dir="start" /> <interface name="hardware_task_1_task" internal="hardware_task_1.task" type="avalon" dir="start" /> <interface name="hardware_task_2_task" internal="hardware_task_2.task" type="avalon" dir="start" /> <interface name="hardware_task_3_task" internal="hardware_task_3.task" type="avalon" dir="start" /> <interface name="hardware_task_4_task" internal="hardware_task_4.task" type="avalon" dir="start" /> <interface name="hardware_task_5_task" internal="hardware_task_5.task" type="avalon" dir="start" /> <interface name="hardware_task_6_task" internal="hardware_task_6.task" type="avalon" dir="start" /> <interface name="key_start" internal="key_start.external_connection" type="conduit" dir="end" /> <interface name="leds" internal="leds.external_connection" type="conduit" dir="end" /> <interface name="reset" internal="system.clk_in_reset" type="reset" dir="end" /> <module name="core" kind="altera_nios2_gen2" version="21.1" enabled="1"> <parameter name="AUTO_CLK_CLOCK_DOMAIN" value="1" /> <parameter name="AUTO_CLK_RESET_DOMAIN" value="1" /> <parameter name="AUTO_DEVICE" value="5CSEBA6U23I7" /> <parameter name="AUTO_DEVICE_SPEEDGRADE" value="7" /> <parameter name="bht_ramBlockType" value="Automatic" /> <parameter name="breakOffset" value="32" /> <parameter name="breakSlave" value="None" /> <parameter name="cdx_enabled" value="false" /> <parameter name="clockFrequency" value="200000000" /> <parameter name="cpuArchRev" value="1" /> <parameter name="cpuID" value="0" /> <parameter name="cpuReset" value="false" /> <parameter name="customInstSlavesSystemInfo" value="<info/>" /> <parameter name="customInstSlavesSystemInfo_nios_a" value="<info/>" /> <parameter name="customInstSlavesSystemInfo_nios_b" value="<info/>" /> <parameter name="customInstSlavesSystemInfo_nios_c" value="<info/>" /> <parameter name="dataAddrWidth" value="19" /> <parameter name="dataMasterHighPerformanceAddrWidth" value="1" /> <parameter name="dataMasterHighPerformanceMapParam" value="" /> <parameter name="dataSlaveMapParam"><![CDATA[<address-map><slave name='ram.s1' start='0x20000' end='0x40000' type='altera_avalon_onchip_memory2.s1' /><slave name='rom.s1' start='0x40000' end='0x60000' type='altera_avalon_onchip_memory2.s1' /><slave name='core.debug_mem_slave' start='0x60800' end='0x61000' type='altera_nios2_gen2.debug_mem_slave' /><slave name='hardware_task_0.ctrl' start='0x61000' end='0x61040' type='hardware_task.ctrl' /><slave name='data_channel_6.ctrl' start='0x61040' end='0x61080' type='data_channel.ctrl' /><slave name='data_channel_5.ctrl' start='0x61080' end='0x610C0' type='data_channel.ctrl' /><slave name='data_channel_4.ctrl' start='0x610C0' end='0x61100' type='data_channel.ctrl' /><slave name='data_channel_3.ctrl' start='0x61100' end='0x61140' type='data_channel.ctrl' /><slave name='data_channel_2.ctrl' start='0x61140' end='0x61180' type='data_channel.ctrl' /><slave name='data_channel_1.ctrl' start='0x61180' end='0x611C0' type='data_channel.ctrl' /><slave name='data_channel_0.ctrl' start='0x611C0' end='0x61200' type='data_channel.ctrl' /><slave name='hardware_task_6.ctrl' start='0x61200' end='0x61240' type='hardware_task.ctrl' /><slave name='hardware_task_5.ctrl' start='0x61240' end='0x61280' type='hardware_task.ctrl' /><slave name='hardware_task_4.ctrl' start='0x61280' end='0x612C0' type='hardware_task.ctrl' /><slave name='hardware_task_3.ctrl' start='0x612C0' end='0x61300' type='hardware_task.ctrl' /><slave name='hardware_task_2.ctrl' start='0x61300' end='0x61340' type='hardware_task.ctrl' /><slave name='hardware_task_1.ctrl' start='0x61340' end='0x61380' type='hardware_task.ctrl' /><slave name='hardware_timestamp.ctrl' start='0x61380' end='0x613C0' type='hardware_timestamp.ctrl' /><slave name='leds.s1' start='0x613C0' end='0x613D0' type='altera_avalon_pio.s1' /><slave name='key_start.s1' start='0x613D0' end='0x613E0' type='altera_avalon_pio.s1' /><slave name='sysid.control_slave' start='0x613E0' end='0x613E8' type='altera_avalon_sysid_qsys.control_slave' /><slave name='jtag_uart.avalon_jtag_slave' start='0x613E8' end='0x613F0' type='altera_avalon_jtag_uart.avalon_jtag_slave' /></address-map>]]></parameter> <parameter name="data_master_high_performance_paddr_base" value="0" /> <parameter name="data_master_high_performance_paddr_size" value="0" /> <parameter name="data_master_paddr_base" value="0" /> <parameter name="data_master_paddr_size" value="0" /> <parameter name="dcache_bursts" value="false" /> <parameter name="dcache_numTCDM" value="0" /> <parameter name="dcache_ramBlockType" value="Automatic" /> <parameter name="dcache_size" value="32768" /> <parameter name="dcache_tagramBlockType" value="Automatic" /> <parameter name="dcache_victim_buf_impl" value="ram" /> <parameter name="debug_OCIOnchipTrace" value="_128" /> <parameter name="debug_assignJtagInstanceID" value="false" /> <parameter name="debug_datatrigger" value="0" /> <parameter name="debug_debugReqSignals" value="false" /> <parameter name="debug_enabled" value="true" /> <parameter name="debug_hwbreakpoint" value="0" /> <parameter name="debug_jtagInstanceID" value="0" /> <parameter name="debug_traceStorage" value="onchip_trace" /> <parameter name="debug_traceType" value="none" /> <parameter name="debug_triggerArming" value="true" /> <parameter name="deviceFamilyName" value="Cyclone V" /> <parameter name="deviceFeaturesSystemInfo">COMPILER_SUPPORT 1 CELL_LEVEL_BACK_ANNOTATION_DISABLED 0 ANY_QFP 0 ADDRESS_STALL 1 ADVANCED_INFO 0 ALLOWS_COMPILING_OTHER_FAMILY_IP 1 GENERATE_DC_ON_CURRENT_WARNING_FOR_INTERNAL_CLAMPING_DIODE 1 DSP 0 DSP_SHIFTER_BLOCK 0 DUMP_ASM_LAB_BITS_FOR_POWER 0 EMUL 1 ENABLE_ADVANCED_IO_ANALYSIS_GUI_FEATURES 1 ENABLE_PIN_PLANNER 0 ENGINEERING_SAMPLE 0 EPCS 1 ESB 0 FAKE1 0 FAKE2 0 FAKE3 0 FAMILY_LEVEL_INSTALLATION_ONLY 0 FASTEST 0 FINAL_TIMING_MODEL 0 FITTER_USE_FALLING_EDGE_DELAY 1 FPP_COMPLETELY_PLACES_AND_ROUTES_PERIPHERY 0 HARDCOPY 0 HAS_MICROPROCESSOR 0 HAS_MIF_SMART_COMPILE_SUPPORT 1 HAS_MINMAX_TIMING_MODELING_SUPPORT 1 HAS_MIN_TIMING_ANALYSIS_SUPPORT 1 HAS_MUX_RESTRUCTURE_SUPPORT 1 HAS_NADDER_STYLE_CLOCKING 0 HAS_NADDER_STYLE_FF 0 HAS_NADDER_STYLE_LCELL_COMB 0 HAS_NEW_CDB_NAME_FOR_M20K_SCLR 0 HAS_NEW_HC_FLOW_SUPPORT 0 HAS_NEW_SERDES_MAX_RESOURCE_COUNT_REPORTING_SUPPORT 0 HAS_NEW_VPR_SUPPORT 1 HAS_NONSOCKET_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_NO_HARDBLOCK_PARTITION_SUPPORT 0 HAS_NO_JTAG_USERCODE_SUPPORT 0 HAS_OPERATING_SETTINGS_AND_CONDITIONS_REPORTING_SUPPORT 1 HAS_ACE_SUPPORT 1 HAS_ACTIVE_PARALLEL_FLASH_SUPPORT 0 HAS_ADJUSTABLE_OUTPUT_IO_TIMING_MEAS_POINT 1 HAS_ADVANCED_IO_INVERTED_CORNER 1 HAS_ADVANCED_IO_POWER_SUPPORT 1 HAS_ADVANCED_IO_TIMING_SUPPORT 1 HAS_ALM_SUPPORT 1 HAS_ATOM_AND_ROUTING_POWER_MODELED_TOGETHER 0 HAS_AUTO_DERIVE_CLOCK_UNCERTAINTY_SUPPORT 1 HAS_AUTO_FIT_SUPPORT 1 HAS_BALANCED_OPT_TECHNIQUE_SUPPORT 1 HAS_BENEFICIAL_SKEW_SUPPORT 0 HAS_BITLEVEL_DRIVE_STRENGTH_CONTROL 1 HAS_BSDL_FILE_GENERATION 1 HAS_CDB_RE_NETWORK_PRESERVATION_SUPPORT 0 HAS_CGA_SUPPORT 1 HAS_CHECK_NETLIST_SUPPORT 1 HAS_CLOCK_REGION_CHECKER_ENABLED 1 HAS_CORE_JUNCTION_TEMP_DERATING 0 HAS_CROSSTALK_SUPPORT 0 HAS_CUSTOM_REGION_SUPPORT 1 HAS_DAP_JTAG_FROM_HPS 0 HAS_DATA_DRIVEN_ACVQ_HSSI_SUPPORT 1 HAS_DDB_FDI_SUPPORT 1 HAS_DESIGN_ANALYZER_SUPPORT 1 HAS_DETAILED_IO_RAIL_POWER_MODEL 1 HAS_DETAILED_LEIM_STATIC_POWER_MODEL 0 HAS_DETAILED_LE_POWER_MODEL 1 HAS_DETAILED_ROUTING_MUX_STATIC_POWER_MODEL 0 HAS_DETAILED_THERMAL_CIRCUIT_PARAMETER_SUPPORT 1 HAS_DEVICE_MIGRATION_SUPPORT 1 HAS_DIAGONAL_MIGRATION_SUPPORT 0 HAS_EMIF_TOOLKIT_SUPPORT 1 HAS_ERROR_DETECTION_SUPPORT 1 HAS_FAMILY_VARIANT_MIGRATION_SUPPORT 0 HAS_FANOUT_FREE_NODE_SUPPORT 1 HAS_FAST_FIT_SUPPORT 1 HAS_FIT_NETLIST_OPT_RETIME_SUPPORT 1 HAS_FIT_NETLIST_OPT_SUPPORT 1 HAS_FITTER_ECO_SUPPORT 1 HAS_FORMAL_VERIFICATION_SUPPORT 0 HAS_FPGA_XCHANGE_SUPPORT 1 HAS_FSAC_LUTRAM_REGISTER_PACKING_SUPPORT 1 HAS_FULL_DAT_MIN_TIMING_SUPPORT 1 HAS_FULL_INCREMENTAL_DESIGN_SUPPORT 1 HAS_FUNCTIONAL_SIMULATION_SUPPORT 0 HAS_FUNCTIONAL_VERILOG_SIMULATION_SUPPORT 1 HAS_FUNCTIONAL_VHDL_SIMULATION_SUPPORT 1 HAS_GLITCH_FILTERING_SUPPORT 1 HAS_HARDCOPYII_SUPPORT 0 HAS_HC_READY_SUPPORT 0 HAS_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_HOLD_TIME_AVOIDANCE_ACROSS_CLOCK_SPINE_SUPPORT 1 HAS_HSSI_POWER_CALCULATOR 1 HAS_HSPICE_WRITER_SUPPORT 1 HAS_IBISO_WRITER_SUPPORT 0 HAS_ICD_DATA_IP 0 HAS_IDB_SUPPORT 1 HAS_INCREMENTAL_DAT_SUPPORT 1 HAS_INCREMENTAL_SYNTHESIS_SUPPORT 1 HAS_IO_ASSIGNMENT_ANALYSIS_SUPPORT 1 HAS_IO_DECODER 1 HAS_IO_PLACEMENT_OPTIMIZATION_SUPPORT 1 HAS_IO_PLACEMENT_USING_GEOMETRY_RULE 0 HAS_IO_PLACEMENT_USING_PHYSIC_RULE 0 HAS_IO_SMART_RECOMPILE_SUPPORT 0 HAS_JITTER_SUPPORT 1 HAS_JTAG_SLD_HUB_SUPPORT 1 HAS_LOGIC_LOCK_SUPPORT 1 HAS_PAD_LOCATION_ASSIGNMENT_SUPPORT 0 HAS_PASSIVE_PARALLEL_SUPPORT 0 HAS_PARTIAL_RECONFIG_SUPPORT 1 HAS_PDN_MODEL_STATUS 0 HAS_PHYSICAL_NETLIST_OUTPUT 0 HAS_PHYSICAL_DESIGN_PLANNER_SUPPORT 0 HAS_PHYSICAL_ROUTING_SUPPORT 1 HAS_PIN_SPECIFIC_VOLTAGE_SUPPORT 1 HAS_PLDM_REF_SUPPORT 0 HAS_POWER_BINNING_LIMITS_DATA 1 HAS_POWER_ESTIMATION_SUPPORT 1 HAS_PRELIMINARY_CLOCK_UNCERTAINTY_NUMBERS 0 HAS_PRE_FITTER_FPP_SUPPORT 1 HAS_PRE_FITTER_LUTRAM_NETLIST_CHECKER_ENABLED 1 HAS_PVA_SUPPORT 1 HAS_QUARTUS_HIERARCHICAL_DESIGN_SUPPORT 0 HAS_RAPID_RECOMPILE_SUPPORT 1 HAS_RCF_SUPPORT 1 HAS_RCF_SUPPORT_FOR_DEBUGGING 0 HAS_RED_BLACK_SEPARATION_SUPPORT 0 HAS_RE_LEVEL_TIMING_GRAPH_SUPPORT 1 HAS_RISEFALL_DELAY_SUPPORT 1 HAS_SIGNAL_PROBE_SUPPORT 1 HAS_SIGNAL_TAP_SUPPORT 1 HAS_SIMULATOR_SUPPORT 0 HAS_SPLIT_IO_SUPPORT 1 HAS_SPLIT_LC_SUPPORT 1 HAS_STRICT_PRESERVATION_SUPPORT 1 HAS_SYNTHESIS_ON_ATOMS 1 HAS_SYNTH_NETLIST_OPT_RETIME_SUPPORT 0 HAS_SYNTH_NETLIST_OPT_SUPPORT 1 HAS_SYNTH_FSYN_NETLIST_OPT_SUPPORT 1 HAS_TCL_FITTER_SUPPORT 0 HAS_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_TEMPLATED_REGISTER_PACKING_SUPPORT 1 HAS_TIME_BORROWING_SUPPORT 0 HAS_TIMING_DRIVEN_SYNTHESIS_SUPPORT 1 HAS_TIMING_INFO_SUPPORT 1 HAS_TIMING_OPERATING_CONDITIONS 1 HAS_TIMING_SIMULATION_SUPPORT 0 HAS_TITAN_BASED_MAC_REGISTER_PACKER_SUPPORT 1 HAS_U2B2_SUPPORT 0 HAS_USE_FITTER_INFO_SUPPORT 0 HAS_USER_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_VCCPD_POWER_RAIL 1 HAS_VERTICAL_MIGRATION_SUPPORT 1 HAS_VIEWDRAW_SYMBOL_SUPPORT 0 HAS_VIO_SUPPORT 1 HAS_VIRTUAL_DEVICES 0 HAS_WYSIWYG_DFFEAS_SUPPORT 1 HAS_XIBISO_WRITER_SUPPORT 1 HAS_XIBISO2_WRITER_SUPPORT 0 HAS_18_BIT_MULTS 1 INCREMENTAL_DESIGN_SUPPORTS_COMPATIBLE_CONSTRAINTS 0 INSTALLED 0 INTERNAL_POF_SUPPORT_ENABLED 0 INTERNAL_USE_ONLY 0 IFP_USE_LEGACY_IO_CHECKER 1 ISSUE_MILITARY_TEMPERATURE_WARNING 0 IS_CONFIG_ROM 0 IS_BARE_DIE 0 IS_DEFAULT_FAMILY 0 IS_FOR_INTERNAL_TESTING_ONLY 0 IS_HARDCOPY_FAMILY 0 IS_HBGA_PACKAGE 0 IS_HIGH_CURRENT_PART 0 IS_JW_NEW_BINNING_PLAN 0 IS_JZ_NEW_BINNING_PLAN 0 IS_LOW_POWER_PART 0 IS_SMI_PART 0 IS_SDM_ONLY_PACKAGE 0 IS_REVE_SILICON 0 LOAD_BLK_TYPE_DATA_FROM_ATOM_WYS_INFO 0 LVDS_IO 1 M144K_MEMORY 0 M10K_MEMORY 1 M20K_MEMORY 0 M4K_MEMORY 0 M512_MEMORY 0 M9K_MEMORY 0 MLAB_MEMORY 1 MRAM_MEMORY 0 NOT_MIGRATABLE 0 NOT_LISTED 0 NO_FITTER_DELAY_CACHE_GENERATED 0 NO_SUPPORT_FOR_LOGICLOCK_CONTENT_BACK_ANNOTATION 1 NO_SUPPORT_FOR_STA_CLOCK_UNCERTAINTY_CHECK 0 NO_POF 0 NO_PIN_OUT 0 NO_RPE_SUPPORT 0 NO_TDC_SUPPORT 0 SHOW_HIDDEN_FAMILY_IN_PROGRAMMER 0 STRICT_TIMING_DB_CHECKS 0 SUPPORT_HIGH_SPEED_HPS 0 SUPPORTS_1P0V_IOSTD 0 SUPPORTS_CRC 1 SUPPORTS_ADDITIONAL_OPTIONS_FOR_UNUSED_IO 1 SUPPORTS_GENERATION_OF_EARLY_POWER_ESTIMATOR_FILE 1 SUPPORTS_GLOBAL_SIGNAL_BACK_ANNOTATION 1 SUPPORTS_DIFFERENTIAL_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_DSP_BALANCING_BACK_ANNOTATION 0 SUPPORTS_HIPI_RETIMING 0 SUPPORTS_LICENSE_FREE_PARTIAL_RECONFIG 0 SUPPORTS_MAC_CHAIN_OUT_ADDER 1 SUPPORTS_NEW_BINNING_PLAN 0 SUPPORTS_SIGNALPROBE_REGISTER_PIPELINING 1 SUPPORTS_SINGLE_ENDED_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_RAM_PACKING_BACK_ANNOTATION 0 SUPPORTS_REG_PACKING_BACK_ANNOTATION 0 SUPPORTS_USER_MANUAL_LOGIC_DUPLICATION 1 SUPPORTS_VID 0 POSTMAP_BAK_DATABASE_EXPORT_ENABLED 1 POSTFIT_BAK_DATABASE_EXPORT_ENABLED 1 PROGRAMMER_ONLY 0 PROGRAMMER_SUPPORT 1 PVA_SUPPORTS_ONLY_SUBSET_OF_ATOMS 0 QMAP_IN_DEVELOPMENT 0 QFIT_IN_DEVELOPMENT 0 RAM_LOGICAL_NAME_CHECKING_IN_CUT_ENABLED 1 REPORTS_METASTABILITY_MTBF 1 REQUIRE_QUARTUS_HIERARCHICAL_DESIGN 0 REQUIRE_SPECIAL_HANDLING_FOR_LOCAL_LABLINE 0 REQUIRES_INSTALLATION_PATCH 0 REQUIRES_LIST_OF_TEMPERATURE_AND_VOLTAGE_OPERATING_CONDITIONS 1 RESERVES_SIGNAL_PROBE_PINS 0 RESOLVE_MAX_FANOUT_EARLY 1 RESOLVE_MAX_FANOUT_LATE 0 RESPECTS_FIXED_SIZED_LOCKED_LOCATION_LOGICLOCK 1 RESTRICTED_USER_SELECTION 0 RESTRICT_PARTIAL_RECONFIG 0 RISEFALL_SUPPORT_IS_HIDDEN 0 WYSIWYG_BUS_WIDTH_CHECKING_IN_CUT_ENABLED 1 TMV_RUN_CUSTOMIZABLE_VIEWER 1 TMV_RUN_INTERNAL_DETAILS 1 TMV_RUN_INTERNAL_DETAILS_ON_IO 0 TMV_RUN_INTERNAL_DETAILS_ON_IOBUF 1 TMV_RUN_INTERNAL_DETAILS_ON_LCELL 0 TMV_RUN_INTERNAL_DETAILS_ON_LRAM 0 TRANSCEIVER_3G_BLOCK 1 TRANSCEIVER_6G_BLOCK 1 USES_ACV_FOR_FLED 1 USES_ADB_FOR_BACK_ANNOTATION 1 USES_ALTERA_LNSIM 0 USES_ASIC_ROUTING_POWER_CALCULATOR 0 USES_DATA_DRIVEN_PLL_COMPUTATION_UTIL 1 USES_DEV 1 USES_ICP_FOR_ECO_FITTER 0 USES_LIBERTY_TIMING 0 USES_NETWORK_ROUTING_POWER_CALCULATOR 0 USES_PART_INFO_FOR_DISPLAYING_CORE_VOLTAGE_VALUE 0 USES_POWER_SIGNAL_ACTIVITIES 1 USES_PVAFAM2 0 USES_SECOND_GENERATION_PART_INFO 0 USES_SECOND_GENERATION_POWER_ANALYZER 0 USES_THIRD_GENERATION_TIMING_MODELS_TIS 1 USES_U2B2_TIMING_MODELS 0 USES_XML_FORMAT_FOR_EMIF_PIN_MAP_FILE 0 USE_OCT_AUTO_CALIBRATION 1 USE_ADVANCED_IO_POWER_BY_DEFAULT 1 USE_ADVANCED_IO_TIMING_BY_DEFAULT 1 USE_BASE_FAMILY_DDB_PATH 0 USE_RELAX_IO_ASSIGNMENT_RULES 0 USE_RISEFALL_ONLY 1 USE_SEPARATE_LIST_FOR_TECH_MIGRATION 0 USE_SINGLE_COMPILER_PASS_PLL_MIF_FILE_WRITER 1 USE_TITAN_IO_BASED_IO_REGISTER_PACKER_UTIL 1 USING_28NM_OR_OLDER_TIMING_METHODOLOGY 1</parameter> <parameter name="dividerType" value="srt2" /> <parameter name="exceptionOffset" value="32" /> <parameter name="exceptionSlave" value="rom.s1" /> <parameter name="faAddrWidth" value="1" /> <parameter name="faSlaveMapParam" value="" /> <parameter name="fa_cache_line" value="2" /> <parameter name="fa_cache_linesize" value="0" /> <parameter name="flash_instruction_master_paddr_base" value="0" /> <parameter name="flash_instruction_master_paddr_size" value="0" /> <parameter name="icache_burstType" value="None" /> <parameter name="icache_numTCIM" value="0" /> <parameter name="icache_ramBlockType" value="Automatic" /> <parameter name="icache_size" value="32768" /> <parameter name="icache_tagramBlockType" value="Automatic" /> <parameter name="impl" value="Fast" /> <parameter name="instAddrWidth" value="19" /> <parameter name="instSlaveMapParam"><![CDATA[<address-map><slave name='rom.s1' start='0x40000' end='0x60000' type='altera_avalon_onchip_memory2.s1' /><slave name='core.debug_mem_slave' start='0x60800' end='0x61000' type='altera_nios2_gen2.debug_mem_slave' /></address-map>]]></parameter> <parameter name="instructionMasterHighPerformanceAddrWidth" value="1" /> <parameter name="instructionMasterHighPerformanceMapParam" value="" /> <parameter name="instruction_master_high_performance_paddr_base" value="0" /> <parameter name="instruction_master_high_performance_paddr_size" value="0" /> <parameter name="instruction_master_paddr_base" value="0" /> <parameter name="instruction_master_paddr_size" value="0" /> <parameter name="internalIrqMaskSystemInfo" value="5" /> <parameter name="io_regionbase" value="0" /> <parameter name="io_regionsize" value="0" /> <parameter name="master_addr_map" value="false" /> <parameter name="mmu_TLBMissExcOffset" value="0" /> <parameter name="mmu_TLBMissExcSlave" value="None" /> <parameter name="mmu_autoAssignTlbPtrSz" value="true" /> <parameter name="mmu_enabled" value="false" /> <parameter name="mmu_processIDNumBits" value="8" /> <parameter name="mmu_ramBlockType" value="Automatic" /> <parameter name="mmu_tlbNumWays" value="16" /> <parameter name="mmu_tlbPtrSz" value="7" /> <parameter name="mmu_udtlbNumEntries" value="6" /> <parameter name="mmu_uitlbNumEntries" value="4" /> <parameter name="mpu_enabled" value="false" /> <parameter name="mpu_minDataRegionSize" value="12" /> <parameter name="mpu_minInstRegionSize" value="12" /> <parameter name="mpu_numOfDataRegion" value="8" /> <parameter name="mpu_numOfInstRegion" value="8" /> <parameter name="mpu_useLimit" value="false" /> <parameter name="mpx_enabled" value="false" /> <parameter name="mul_32_impl" value="2" /> <parameter name="mul_64_impl" value="0" /> <parameter name="mul_shift_choice" value="1" /> <parameter name="ocimem_ramBlockType" value="Automatic" /> <parameter name="ocimem_ramInit" value="false" /> <parameter name="regfile_ramBlockType" value="Automatic" /> <parameter name="register_file_por" value="false" /> <parameter name="resetOffset" value="0" /> <parameter name="resetSlave" value="rom.s1" /> <parameter name="resetrequest_enabled" value="true" /> <parameter name="setting_HBreakTest" value="false" /> <parameter name="setting_HDLSimCachesCleared" value="true" /> <parameter name="setting_activateMonitors" value="true" /> <parameter name="setting_activateTestEndChecker" value="false" /> <parameter name="setting_activateTrace" value="false" /> <parameter name="setting_allow_break_inst" value="false" /> <parameter name="setting_alwaysEncrypt" value="true" /> <parameter name="setting_asic_add_scan_mode_input" value="false" /> <parameter name="setting_asic_enabled" value="false" /> <parameter name="setting_asic_synopsys_translate_on_off" value="false" /> <parameter name="setting_asic_third_party_synthesis" value="false" /> <parameter name="setting_avalonDebugPortPresent" value="false" /> <parameter name="setting_bhtPtrSz" value="8" /> <parameter name="setting_bigEndian" value="false" /> <parameter name="setting_branchpredictiontype" value="Dynamic" /> <parameter name="setting_breakslaveoveride" value="false" /> <parameter name="setting_clearXBitsLDNonBypass" value="true" /> <parameter name="setting_dc_ecc_present" value="true" /> <parameter name="setting_disable_tmr_inj" value="false" /> <parameter name="setting_disableocitrace" value="false" /> <parameter name="setting_dtcm_ecc_present" value="true" /> <parameter name="setting_ecc_present" value="false" /> <parameter name="setting_ecc_sim_test_ports" value="false" /> <parameter name="setting_exportHostDebugPort" value="false" /> <parameter name="setting_exportPCB" value="false" /> <parameter name="setting_export_large_RAMs" value="false" /> <parameter name="setting_exportdebuginfo" value="false" /> <parameter name="setting_exportvectors" value="false" /> <parameter name="setting_fast_register_read" value="false" /> <parameter name="setting_ic_ecc_present" value="true" /> <parameter name="setting_interruptControllerType" value="Internal" /> <parameter name="setting_itcm_ecc_present" value="true" /> <parameter name="setting_mmu_ecc_present" value="true" /> <parameter name="setting_oci_export_jtag_signals" value="false" /> <parameter name="setting_oci_version" value="1" /> <parameter name="setting_preciseIllegalMemAccessException" value="false" /> <parameter name="setting_removeRAMinit" value="false" /> <parameter name="setting_rf_ecc_present" value="true" /> <parameter name="setting_shadowRegisterSets" value="0" /> <parameter name="setting_showInternalSettings" value="false" /> <parameter name="setting_showUnpublishedSettings" value="false" /> <parameter name="setting_support31bitdcachebypass" value="true" /> <parameter name="setting_tmr_output_disable" value="false" /> <parameter name="setting_usedesignware" value="false" /> <parameter name="shift_rot_impl" value="1" /> <parameter name="tightlyCoupledDataMaster0AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster0MapParam" value="" /> <parameter name="tightlyCoupledDataMaster1AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster1MapParam" value="" /> <parameter name="tightlyCoupledDataMaster2AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster2MapParam" value="" /> <parameter name="tightlyCoupledDataMaster3AddrWidth" value="1" /> <parameter name="tightlyCoupledDataMaster3MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster0AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster0MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster1AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster1MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster2AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster2MapParam" value="" /> <parameter name="tightlyCoupledInstructionMaster3AddrWidth" value="1" /> <parameter name="tightlyCoupledInstructionMaster3MapParam" value="" /> <parameter name="tightly_coupled_data_master_0_paddr_base" value="0" /> <parameter name="tightly_coupled_data_master_0_paddr_size" value="0" /> <parameter name="tightly_coupled_data_master_1_paddr_base" value="0" /> <parameter name="tightly_coupled_data_master_1_paddr_size" value="0" /> <parameter name="tightly_coupled_data_master_2_paddr_base" value="0" /> <parameter name="tightly_coupled_data_master_2_paddr_size" value="0" /> <parameter name="tightly_coupled_data_master_3_paddr_base" value="0" /> <parameter name="tightly_coupled_data_master_3_paddr_size" value="0" /> <parameter name="tightly_coupled_instruction_master_0_paddr_base" value="0" /> <parameter name="tightly_coupled_instruction_master_0_paddr_size" value="0" /> <parameter name="tightly_coupled_instruction_master_1_paddr_base" value="0" /> <parameter name="tightly_coupled_instruction_master_1_paddr_size" value="0" /> <parameter name="tightly_coupled_instruction_master_2_paddr_base" value="0" /> <parameter name="tightly_coupled_instruction_master_2_paddr_size" value="0" /> <parameter name="tightly_coupled_instruction_master_3_paddr_base" value="0" /> <parameter name="tightly_coupled_instruction_master_3_paddr_size" value="0" /> <parameter name="tmr_enabled" value="false" /> <parameter name="tracefilename" value="" /> <parameter name="userDefinedSettings" value="" /> </module> <module name="data_channel_0" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="data_channel_1" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="data_channel_2" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="data_channel_3" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="data_channel_4" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="data_channel_5" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="data_channel_6" kind="data_channel" version="1.0" enabled="1"> <parameter name="DEPTH" value="1024" /> </module> <module name="hardware_task_0" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_task_1" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_task_2" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_task_3" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_task_4" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_task_5" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_task_6" kind="hardware_task" version="1.0" enabled="1" /> <module name="hardware_timestamp" kind="hardware_timestamp" version="1.0" enabled="1" /> <module name="jtag_uart" kind="altera_avalon_jtag_uart" version="21.1" enabled="1"> <parameter name="allowMultipleConnections" value="false" /> <parameter name="avalonSpec" value="2.0" /> <parameter name="clkFreq" value="200000000" /> <parameter name="hubInstanceID" value="0" /> <parameter name="readBufferDepth" value="64" /> <parameter name="readIRQThreshold" value="8" /> <parameter name="simInputCharacterStream" value="" /> <parameter name="simInteractiveOptions">NO_INTERACTIVE_WINDOWS</parameter> <parameter name="useRegistersForReadBuffer" value="false" /> <parameter name="useRegistersForWriteBuffer" value="false" /> <parameter name="useRelativePathForSimFile" value="false" /> <parameter name="writeBufferDepth" value="64" /> <parameter name="writeIRQThreshold" value="8" /> </module> <module name="key_start" kind="altera_avalon_pio" version="21.1" enabled="1"> <parameter name="bitClearingEdgeCapReg" value="true" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="true" /> <parameter name="clockRate" value="200000000" /> <parameter name="direction" value="Input" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="true" /> <parameter name="irqType" value="EDGE" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="1" /> </module> <module name="leds" kind="altera_avalon_pio" version="21.1" enabled="1"> <parameter name="bitClearingEdgeCapReg" value="false" /> <parameter name="bitModifyingOutReg" value="false" /> <parameter name="captureEdge" value="false" /> <parameter name="clockRate" value="200000000" /> <parameter name="direction" value="Output" /> <parameter name="edgeType" value="RISING" /> <parameter name="generateIRQ" value="false" /> <parameter name="irqType" value="LEVEL" /> <parameter name="resetValue" value="0" /> <parameter name="simDoTestBenchWiring" value="false" /> <parameter name="simDrivenValue" value="0" /> <parameter name="width" value="8" /> </module> <module name="ram" kind="altera_avalon_onchip_memory2" version="21.1" enabled="1"> <parameter name="allowInSystemMemoryContentEditor" value="false" /> <parameter name="autoInitializationFileName" value="$${FILENAME}_ram" /> <parameter name="blockType" value="AUTO" /> <parameter name="copyInitFile" value="false" /> <parameter name="dataWidth" value="32" /> <parameter name="dataWidth2" value="32" /> <parameter name="deviceFamily" value="Cyclone V" /> <parameter name="deviceFeatures">COMPILER_SUPPORT 1 CELL_LEVEL_BACK_ANNOTATION_DISABLED 0 ANY_QFP 0 ADDRESS_STALL 1 ADVANCED_INFO 0 ALLOWS_COMPILING_OTHER_FAMILY_IP 1 GENERATE_DC_ON_CURRENT_WARNING_FOR_INTERNAL_CLAMPING_DIODE 1 DSP 0 DSP_SHIFTER_BLOCK 0 DUMP_ASM_LAB_BITS_FOR_POWER 0 EMUL 1 ENABLE_ADVANCED_IO_ANALYSIS_GUI_FEATURES 1 ENABLE_PIN_PLANNER 0 ENGINEERING_SAMPLE 0 EPCS 1 ESB 0 FAKE1 0 FAKE2 0 FAKE3 0 FAMILY_LEVEL_INSTALLATION_ONLY 0 FASTEST 0 FINAL_TIMING_MODEL 0 FITTER_USE_FALLING_EDGE_DELAY 1 FPP_COMPLETELY_PLACES_AND_ROUTES_PERIPHERY 0 HARDCOPY 0 HAS_MICROPROCESSOR 0 HAS_MIF_SMART_COMPILE_SUPPORT 1 HAS_MINMAX_TIMING_MODELING_SUPPORT 1 HAS_MIN_TIMING_ANALYSIS_SUPPORT 1 HAS_MUX_RESTRUCTURE_SUPPORT 1 HAS_NADDER_STYLE_CLOCKING 0 HAS_NADDER_STYLE_FF 0 HAS_NADDER_STYLE_LCELL_COMB 0 HAS_NEW_CDB_NAME_FOR_M20K_SCLR 0 HAS_NEW_HC_FLOW_SUPPORT 0 HAS_NEW_SERDES_MAX_RESOURCE_COUNT_REPORTING_SUPPORT 0 HAS_NEW_VPR_SUPPORT 1 HAS_NONSOCKET_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_NO_HARDBLOCK_PARTITION_SUPPORT 0 HAS_NO_JTAG_USERCODE_SUPPORT 0 HAS_OPERATING_SETTINGS_AND_CONDITIONS_REPORTING_SUPPORT 1 HAS_ACE_SUPPORT 1 HAS_ACTIVE_PARALLEL_FLASH_SUPPORT 0 HAS_ADJUSTABLE_OUTPUT_IO_TIMING_MEAS_POINT 1 HAS_ADVANCED_IO_INVERTED_CORNER 1 HAS_ADVANCED_IO_POWER_SUPPORT 1 HAS_ADVANCED_IO_TIMING_SUPPORT 1 HAS_ALM_SUPPORT 1 HAS_ATOM_AND_ROUTING_POWER_MODELED_TOGETHER 0 HAS_AUTO_DERIVE_CLOCK_UNCERTAINTY_SUPPORT 1 HAS_AUTO_FIT_SUPPORT 1 HAS_BALANCED_OPT_TECHNIQUE_SUPPORT 1 HAS_BENEFICIAL_SKEW_SUPPORT 0 HAS_BITLEVEL_DRIVE_STRENGTH_CONTROL 1 HAS_BSDL_FILE_GENERATION 1 HAS_CDB_RE_NETWORK_PRESERVATION_SUPPORT 0 HAS_CGA_SUPPORT 1 HAS_CHECK_NETLIST_SUPPORT 1 HAS_CLOCK_REGION_CHECKER_ENABLED 1 HAS_CORE_JUNCTION_TEMP_DERATING 0 HAS_CROSSTALK_SUPPORT 0 HAS_CUSTOM_REGION_SUPPORT 1 HAS_DAP_JTAG_FROM_HPS 0 HAS_DATA_DRIVEN_ACVQ_HSSI_SUPPORT 1 HAS_DDB_FDI_SUPPORT 1 HAS_DESIGN_ANALYZER_SUPPORT 1 HAS_DETAILED_IO_RAIL_POWER_MODEL 1 HAS_DETAILED_LEIM_STATIC_POWER_MODEL 0 HAS_DETAILED_LE_POWER_MODEL 1 HAS_DETAILED_ROUTING_MUX_STATIC_POWER_MODEL 0 HAS_DETAILED_THERMAL_CIRCUIT_PARAMETER_SUPPORT 1 HAS_DEVICE_MIGRATION_SUPPORT 1 HAS_DIAGONAL_MIGRATION_SUPPORT 0 HAS_EMIF_TOOLKIT_SUPPORT 1 HAS_ERROR_DETECTION_SUPPORT 1 HAS_FAMILY_VARIANT_MIGRATION_SUPPORT 0 HAS_FANOUT_FREE_NODE_SUPPORT 1 HAS_FAST_FIT_SUPPORT 1 HAS_FIT_NETLIST_OPT_RETIME_SUPPORT 1 HAS_FIT_NETLIST_OPT_SUPPORT 1 HAS_FITTER_ECO_SUPPORT 1 HAS_FORMAL_VERIFICATION_SUPPORT 0 HAS_FPGA_XCHANGE_SUPPORT 1 HAS_FSAC_LUTRAM_REGISTER_PACKING_SUPPORT 1 HAS_FULL_DAT_MIN_TIMING_SUPPORT 1 HAS_FULL_INCREMENTAL_DESIGN_SUPPORT 1 HAS_FUNCTIONAL_SIMULATION_SUPPORT 0 HAS_FUNCTIONAL_VERILOG_SIMULATION_SUPPORT 1 HAS_FUNCTIONAL_VHDL_SIMULATION_SUPPORT 1 HAS_GLITCH_FILTERING_SUPPORT 1 HAS_HARDCOPYII_SUPPORT 0 HAS_HC_READY_SUPPORT 0 HAS_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_HOLD_TIME_AVOIDANCE_ACROSS_CLOCK_SPINE_SUPPORT 1 HAS_HSSI_POWER_CALCULATOR 1 HAS_HSPICE_WRITER_SUPPORT 1 HAS_IBISO_WRITER_SUPPORT 0 HAS_ICD_DATA_IP 0 HAS_IDB_SUPPORT 1 HAS_INCREMENTAL_DAT_SUPPORT 1 HAS_INCREMENTAL_SYNTHESIS_SUPPORT 1 HAS_IO_ASSIGNMENT_ANALYSIS_SUPPORT 1 HAS_IO_DECODER 1 HAS_IO_PLACEMENT_OPTIMIZATION_SUPPORT 1 HAS_IO_PLACEMENT_USING_GEOMETRY_RULE 0 HAS_IO_PLACEMENT_USING_PHYSIC_RULE 0 HAS_IO_SMART_RECOMPILE_SUPPORT 0 HAS_JITTER_SUPPORT 1 HAS_JTAG_SLD_HUB_SUPPORT 1 HAS_LOGIC_LOCK_SUPPORT 1 HAS_PAD_LOCATION_ASSIGNMENT_SUPPORT 0 HAS_PASSIVE_PARALLEL_SUPPORT 0 HAS_PARTIAL_RECONFIG_SUPPORT 1 HAS_PDN_MODEL_STATUS 0 HAS_PHYSICAL_NETLIST_OUTPUT 0 HAS_PHYSICAL_DESIGN_PLANNER_SUPPORT 0 HAS_PHYSICAL_ROUTING_SUPPORT 1 HAS_PIN_SPECIFIC_VOLTAGE_SUPPORT 1 HAS_PLDM_REF_SUPPORT 0 HAS_POWER_BINNING_LIMITS_DATA 1 HAS_POWER_ESTIMATION_SUPPORT 1 HAS_PRELIMINARY_CLOCK_UNCERTAINTY_NUMBERS 0 HAS_PRE_FITTER_FPP_SUPPORT 1 HAS_PRE_FITTER_LUTRAM_NETLIST_CHECKER_ENABLED 1 HAS_PVA_SUPPORT 1 HAS_QUARTUS_HIERARCHICAL_DESIGN_SUPPORT 0 HAS_RAPID_RECOMPILE_SUPPORT 1 HAS_RCF_SUPPORT 1 HAS_RCF_SUPPORT_FOR_DEBUGGING 0 HAS_RED_BLACK_SEPARATION_SUPPORT 0 HAS_RE_LEVEL_TIMING_GRAPH_SUPPORT 1 HAS_RISEFALL_DELAY_SUPPORT 1 HAS_SIGNAL_PROBE_SUPPORT 1 HAS_SIGNAL_TAP_SUPPORT 1 HAS_SIMULATOR_SUPPORT 0 HAS_SPLIT_IO_SUPPORT 1 HAS_SPLIT_LC_SUPPORT 1 HAS_STRICT_PRESERVATION_SUPPORT 1 HAS_SYNTHESIS_ON_ATOMS 1 HAS_SYNTH_NETLIST_OPT_RETIME_SUPPORT 0 HAS_SYNTH_NETLIST_OPT_SUPPORT 1 HAS_SYNTH_FSYN_NETLIST_OPT_SUPPORT 1 HAS_TCL_FITTER_SUPPORT 0 HAS_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_TEMPLATED_REGISTER_PACKING_SUPPORT 1 HAS_TIME_BORROWING_SUPPORT 0 HAS_TIMING_DRIVEN_SYNTHESIS_SUPPORT 1 HAS_TIMING_INFO_SUPPORT 1 HAS_TIMING_OPERATING_CONDITIONS 1 HAS_TIMING_SIMULATION_SUPPORT 0 HAS_TITAN_BASED_MAC_REGISTER_PACKER_SUPPORT 1 HAS_U2B2_SUPPORT 0 HAS_USE_FITTER_INFO_SUPPORT 0 HAS_USER_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_VCCPD_POWER_RAIL 1 HAS_VERTICAL_MIGRATION_SUPPORT 1 HAS_VIEWDRAW_SYMBOL_SUPPORT 0 HAS_VIO_SUPPORT 1 HAS_VIRTUAL_DEVICES 0 HAS_WYSIWYG_DFFEAS_SUPPORT 1 HAS_XIBISO_WRITER_SUPPORT 1 HAS_XIBISO2_WRITER_SUPPORT 0 HAS_18_BIT_MULTS 1 INCREMENTAL_DESIGN_SUPPORTS_COMPATIBLE_CONSTRAINTS 0 INSTALLED 0 INTERNAL_POF_SUPPORT_ENABLED 0 INTERNAL_USE_ONLY 0 IFP_USE_LEGACY_IO_CHECKER 1 ISSUE_MILITARY_TEMPERATURE_WARNING 0 IS_CONFIG_ROM 0 IS_BARE_DIE 0 IS_DEFAULT_FAMILY 0 IS_FOR_INTERNAL_TESTING_ONLY 0 IS_HARDCOPY_FAMILY 0 IS_HBGA_PACKAGE 0 IS_HIGH_CURRENT_PART 0 IS_JW_NEW_BINNING_PLAN 0 IS_JZ_NEW_BINNING_PLAN 0 IS_LOW_POWER_PART 0 IS_SMI_PART 0 IS_SDM_ONLY_PACKAGE 0 IS_REVE_SILICON 0 LOAD_BLK_TYPE_DATA_FROM_ATOM_WYS_INFO 0 LVDS_IO 1 M144K_MEMORY 0 M10K_MEMORY 1 M20K_MEMORY 0 M4K_MEMORY 0 M512_MEMORY 0 M9K_MEMORY 0 MLAB_MEMORY 1 MRAM_MEMORY 0 NOT_MIGRATABLE 0 NOT_LISTED 0 NO_FITTER_DELAY_CACHE_GENERATED 0 NO_SUPPORT_FOR_LOGICLOCK_CONTENT_BACK_ANNOTATION 1 NO_SUPPORT_FOR_STA_CLOCK_UNCERTAINTY_CHECK 0 NO_POF 0 NO_PIN_OUT 0 NO_RPE_SUPPORT 0 NO_TDC_SUPPORT 0 SHOW_HIDDEN_FAMILY_IN_PROGRAMMER 0 STRICT_TIMING_DB_CHECKS 0 SUPPORT_HIGH_SPEED_HPS 0 SUPPORTS_1P0V_IOSTD 0 SUPPORTS_CRC 1 SUPPORTS_ADDITIONAL_OPTIONS_FOR_UNUSED_IO 1 SUPPORTS_GENERATION_OF_EARLY_POWER_ESTIMATOR_FILE 1 SUPPORTS_GLOBAL_SIGNAL_BACK_ANNOTATION 1 SUPPORTS_DIFFERENTIAL_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_DSP_BALANCING_BACK_ANNOTATION 0 SUPPORTS_HIPI_RETIMING 0 SUPPORTS_LICENSE_FREE_PARTIAL_RECONFIG 0 SUPPORTS_MAC_CHAIN_OUT_ADDER 1 SUPPORTS_NEW_BINNING_PLAN 0 SUPPORTS_SIGNALPROBE_REGISTER_PIPELINING 1 SUPPORTS_SINGLE_ENDED_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_RAM_PACKING_BACK_ANNOTATION 0 SUPPORTS_REG_PACKING_BACK_ANNOTATION 0 SUPPORTS_USER_MANUAL_LOGIC_DUPLICATION 1 SUPPORTS_VID 0 POSTMAP_BAK_DATABASE_EXPORT_ENABLED 1 POSTFIT_BAK_DATABASE_EXPORT_ENABLED 1 PROGRAMMER_ONLY 0 PROGRAMMER_SUPPORT 1 PVA_SUPPORTS_ONLY_SUBSET_OF_ATOMS 0 QMAP_IN_DEVELOPMENT 0 QFIT_IN_DEVELOPMENT 0 RAM_LOGICAL_NAME_CHECKING_IN_CUT_ENABLED 1 REPORTS_METASTABILITY_MTBF 1 REQUIRE_QUARTUS_HIERARCHICAL_DESIGN 0 REQUIRE_SPECIAL_HANDLING_FOR_LOCAL_LABLINE 0 REQUIRES_INSTALLATION_PATCH 0 REQUIRES_LIST_OF_TEMPERATURE_AND_VOLTAGE_OPERATING_CONDITIONS 1 RESERVES_SIGNAL_PROBE_PINS 0 RESOLVE_MAX_FANOUT_EARLY 1 RESOLVE_MAX_FANOUT_LATE 0 RESPECTS_FIXED_SIZED_LOCKED_LOCATION_LOGICLOCK 1 RESTRICTED_USER_SELECTION 0 RESTRICT_PARTIAL_RECONFIG 0 RISEFALL_SUPPORT_IS_HIDDEN 0 WYSIWYG_BUS_WIDTH_CHECKING_IN_CUT_ENABLED 1 TMV_RUN_CUSTOMIZABLE_VIEWER 1 TMV_RUN_INTERNAL_DETAILS 1 TMV_RUN_INTERNAL_DETAILS_ON_IO 0 TMV_RUN_INTERNAL_DETAILS_ON_IOBUF 1 TMV_RUN_INTERNAL_DETAILS_ON_LCELL 0 TMV_RUN_INTERNAL_DETAILS_ON_LRAM 0 TRANSCEIVER_3G_BLOCK 1 TRANSCEIVER_6G_BLOCK 1 USES_ACV_FOR_FLED 1 USES_ADB_FOR_BACK_ANNOTATION 1 USES_ALTERA_LNSIM 0 USES_ASIC_ROUTING_POWER_CALCULATOR 0 USES_DATA_DRIVEN_PLL_COMPUTATION_UTIL 1 USES_DEV 1 USES_ICP_FOR_ECO_FITTER 0 USES_LIBERTY_TIMING 0 USES_NETWORK_ROUTING_POWER_CALCULATOR 0 USES_PART_INFO_FOR_DISPLAYING_CORE_VOLTAGE_VALUE 0 USES_POWER_SIGNAL_ACTIVITIES 1 USES_PVAFAM2 0 USES_SECOND_GENERATION_PART_INFO 0 USES_SECOND_GENERATION_POWER_ANALYZER 0 USES_THIRD_GENERATION_TIMING_MODELS_TIS 1 USES_U2B2_TIMING_MODELS 0 USES_XML_FORMAT_FOR_EMIF_PIN_MAP_FILE 0 USE_OCT_AUTO_CALIBRATION 1 USE_ADVANCED_IO_POWER_BY_DEFAULT 1 USE_ADVANCED_IO_TIMING_BY_DEFAULT 1 USE_BASE_FAMILY_DDB_PATH 0 USE_RELAX_IO_ASSIGNMENT_RULES 0 USE_RISEFALL_ONLY 1 USE_SEPARATE_LIST_FOR_TECH_MIGRATION 0 USE_SINGLE_COMPILER_PASS_PLL_MIF_FILE_WRITER 1 USE_TITAN_IO_BASED_IO_REGISTER_PACKER_UTIL 1 USING_28NM_OR_OLDER_TIMING_METHODOLOGY 1</parameter> <parameter name="dualPort" value="false" /> <parameter name="ecc_enabled" value="false" /> <parameter name="enPRInitMode" value="false" /> <parameter name="enableDiffWidth" value="false" /> <parameter name="initMemContent" value="true" /> <parameter name="initializationFileName" value="onchip_mem.hex" /> <parameter name="instanceID" value="NONE" /> <parameter name="memorySize" value="131072" /> <parameter name="readDuringWriteMode" value="DONT_CARE" /> <parameter name="resetrequest_enabled" value="true" /> <parameter name="simAllowMRAMContentsFile" value="false" /> <parameter name="simMemInitOnlyFilename" value="0" /> <parameter name="singleClockOperation" value="false" /> <parameter name="slave1Latency" value="1" /> <parameter name="slave2Latency" value="1" /> <parameter name="useNonDefaultInitFile" value="false" /> <parameter name="useShallowMemBlocks" value="false" /> <parameter name="writable" value="true" /> </module> <module name="rom" kind="altera_avalon_onchip_memory2" version="21.1" enabled="1"> <parameter name="allowInSystemMemoryContentEditor" value="false" /> <parameter name="autoInitializationFileName" value="$${FILENAME}_rom" /> <parameter name="blockType" value="M10K" /> <parameter name="copyInitFile" value="false" /> <parameter name="dataWidth" value="32" /> <parameter name="dataWidth2" value="32" /> <parameter name="deviceFamily" value="Cyclone V" /> <parameter name="deviceFeatures">COMPILER_SUPPORT 1 CELL_LEVEL_BACK_ANNOTATION_DISABLED 0 ANY_QFP 0 ADDRESS_STALL 1 ADVANCED_INFO 0 ALLOWS_COMPILING_OTHER_FAMILY_IP 1 GENERATE_DC_ON_CURRENT_WARNING_FOR_INTERNAL_CLAMPING_DIODE 1 DSP 0 DSP_SHIFTER_BLOCK 0 DUMP_ASM_LAB_BITS_FOR_POWER 0 EMUL 1 ENABLE_ADVANCED_IO_ANALYSIS_GUI_FEATURES 1 ENABLE_PIN_PLANNER 0 ENGINEERING_SAMPLE 0 EPCS 1 ESB 0 FAKE1 0 FAKE2 0 FAKE3 0 FAMILY_LEVEL_INSTALLATION_ONLY 0 FASTEST 0 FINAL_TIMING_MODEL 0 FITTER_USE_FALLING_EDGE_DELAY 1 FPP_COMPLETELY_PLACES_AND_ROUTES_PERIPHERY 0 HARDCOPY 0 HAS_MICROPROCESSOR 0 HAS_MIF_SMART_COMPILE_SUPPORT 1 HAS_MINMAX_TIMING_MODELING_SUPPORT 1 HAS_MIN_TIMING_ANALYSIS_SUPPORT 1 HAS_MUX_RESTRUCTURE_SUPPORT 1 HAS_NADDER_STYLE_CLOCKING 0 HAS_NADDER_STYLE_FF 0 HAS_NADDER_STYLE_LCELL_COMB 0 HAS_NEW_CDB_NAME_FOR_M20K_SCLR 0 HAS_NEW_HC_FLOW_SUPPORT 0 HAS_NEW_SERDES_MAX_RESOURCE_COUNT_REPORTING_SUPPORT 0 HAS_NEW_VPR_SUPPORT 1 HAS_NONSOCKET_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_NO_HARDBLOCK_PARTITION_SUPPORT 0 HAS_NO_JTAG_USERCODE_SUPPORT 0 HAS_OPERATING_SETTINGS_AND_CONDITIONS_REPORTING_SUPPORT 1 HAS_ACE_SUPPORT 1 HAS_ACTIVE_PARALLEL_FLASH_SUPPORT 0 HAS_ADJUSTABLE_OUTPUT_IO_TIMING_MEAS_POINT 1 HAS_ADVANCED_IO_INVERTED_CORNER 1 HAS_ADVANCED_IO_POWER_SUPPORT 1 HAS_ADVANCED_IO_TIMING_SUPPORT 1 HAS_ALM_SUPPORT 1 HAS_ATOM_AND_ROUTING_POWER_MODELED_TOGETHER 0 HAS_AUTO_DERIVE_CLOCK_UNCERTAINTY_SUPPORT 1 HAS_AUTO_FIT_SUPPORT 1 HAS_BALANCED_OPT_TECHNIQUE_SUPPORT 1 HAS_BENEFICIAL_SKEW_SUPPORT 0 HAS_BITLEVEL_DRIVE_STRENGTH_CONTROL 1 HAS_BSDL_FILE_GENERATION 1 HAS_CDB_RE_NETWORK_PRESERVATION_SUPPORT 0 HAS_CGA_SUPPORT 1 HAS_CHECK_NETLIST_SUPPORT 1 HAS_CLOCK_REGION_CHECKER_ENABLED 1 HAS_CORE_JUNCTION_TEMP_DERATING 0 HAS_CROSSTALK_SUPPORT 0 HAS_CUSTOM_REGION_SUPPORT 1 HAS_DAP_JTAG_FROM_HPS 0 HAS_DATA_DRIVEN_ACVQ_HSSI_SUPPORT 1 HAS_DDB_FDI_SUPPORT 1 HAS_DESIGN_ANALYZER_SUPPORT 1 HAS_DETAILED_IO_RAIL_POWER_MODEL 1 HAS_DETAILED_LEIM_STATIC_POWER_MODEL 0 HAS_DETAILED_LE_POWER_MODEL 1 HAS_DETAILED_ROUTING_MUX_STATIC_POWER_MODEL 0 HAS_DETAILED_THERMAL_CIRCUIT_PARAMETER_SUPPORT 1 HAS_DEVICE_MIGRATION_SUPPORT 1 HAS_DIAGONAL_MIGRATION_SUPPORT 0 HAS_EMIF_TOOLKIT_SUPPORT 1 HAS_ERROR_DETECTION_SUPPORT 1 HAS_FAMILY_VARIANT_MIGRATION_SUPPORT 0 HAS_FANOUT_FREE_NODE_SUPPORT 1 HAS_FAST_FIT_SUPPORT 1 HAS_FIT_NETLIST_OPT_RETIME_SUPPORT 1 HAS_FIT_NETLIST_OPT_SUPPORT 1 HAS_FITTER_ECO_SUPPORT 1 HAS_FORMAL_VERIFICATION_SUPPORT 0 HAS_FPGA_XCHANGE_SUPPORT 1 HAS_FSAC_LUTRAM_REGISTER_PACKING_SUPPORT 1 HAS_FULL_DAT_MIN_TIMING_SUPPORT 1 HAS_FULL_INCREMENTAL_DESIGN_SUPPORT 1 HAS_FUNCTIONAL_SIMULATION_SUPPORT 0 HAS_FUNCTIONAL_VERILOG_SIMULATION_SUPPORT 1 HAS_FUNCTIONAL_VHDL_SIMULATION_SUPPORT 1 HAS_GLITCH_FILTERING_SUPPORT 1 HAS_HARDCOPYII_SUPPORT 0 HAS_HC_READY_SUPPORT 0 HAS_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_HOLD_TIME_AVOIDANCE_ACROSS_CLOCK_SPINE_SUPPORT 1 HAS_HSSI_POWER_CALCULATOR 1 HAS_HSPICE_WRITER_SUPPORT 1 HAS_IBISO_WRITER_SUPPORT 0 HAS_ICD_DATA_IP 0 HAS_IDB_SUPPORT 1 HAS_INCREMENTAL_DAT_SUPPORT 1 HAS_INCREMENTAL_SYNTHESIS_SUPPORT 1 HAS_IO_ASSIGNMENT_ANALYSIS_SUPPORT 1 HAS_IO_DECODER 1 HAS_IO_PLACEMENT_OPTIMIZATION_SUPPORT 1 HAS_IO_PLACEMENT_USING_GEOMETRY_RULE 0 HAS_IO_PLACEMENT_USING_PHYSIC_RULE 0 HAS_IO_SMART_RECOMPILE_SUPPORT 0 HAS_JITTER_SUPPORT 1 HAS_JTAG_SLD_HUB_SUPPORT 1 HAS_LOGIC_LOCK_SUPPORT 1 HAS_PAD_LOCATION_ASSIGNMENT_SUPPORT 0 HAS_PASSIVE_PARALLEL_SUPPORT 0 HAS_PARTIAL_RECONFIG_SUPPORT 1 HAS_PDN_MODEL_STATUS 0 HAS_PHYSICAL_NETLIST_OUTPUT 0 HAS_PHYSICAL_DESIGN_PLANNER_SUPPORT 0 HAS_PHYSICAL_ROUTING_SUPPORT 1 HAS_PIN_SPECIFIC_VOLTAGE_SUPPORT 1 HAS_PLDM_REF_SUPPORT 0 HAS_POWER_BINNING_LIMITS_DATA 1 HAS_POWER_ESTIMATION_SUPPORT 1 HAS_PRELIMINARY_CLOCK_UNCERTAINTY_NUMBERS 0 HAS_PRE_FITTER_FPP_SUPPORT 1 HAS_PRE_FITTER_LUTRAM_NETLIST_CHECKER_ENABLED 1 HAS_PVA_SUPPORT 1 HAS_QUARTUS_HIERARCHICAL_DESIGN_SUPPORT 0 HAS_RAPID_RECOMPILE_SUPPORT 1 HAS_RCF_SUPPORT 1 HAS_RCF_SUPPORT_FOR_DEBUGGING 0 HAS_RED_BLACK_SEPARATION_SUPPORT 0 HAS_RE_LEVEL_TIMING_GRAPH_SUPPORT 1 HAS_RISEFALL_DELAY_SUPPORT 1 HAS_SIGNAL_PROBE_SUPPORT 1 HAS_SIGNAL_TAP_SUPPORT 1 HAS_SIMULATOR_SUPPORT 0 HAS_SPLIT_IO_SUPPORT 1 HAS_SPLIT_LC_SUPPORT 1 HAS_STRICT_PRESERVATION_SUPPORT 1 HAS_SYNTHESIS_ON_ATOMS 1 HAS_SYNTH_NETLIST_OPT_RETIME_SUPPORT 0 HAS_SYNTH_NETLIST_OPT_SUPPORT 1 HAS_SYNTH_FSYN_NETLIST_OPT_SUPPORT 1 HAS_TCL_FITTER_SUPPORT 0 HAS_TECHNOLOGY_MIGRATION_SUPPORT 0 HAS_TEMPLATED_REGISTER_PACKING_SUPPORT 1 HAS_TIME_BORROWING_SUPPORT 0 HAS_TIMING_DRIVEN_SYNTHESIS_SUPPORT 1 HAS_TIMING_INFO_SUPPORT 1 HAS_TIMING_OPERATING_CONDITIONS 1 HAS_TIMING_SIMULATION_SUPPORT 0 HAS_TITAN_BASED_MAC_REGISTER_PACKER_SUPPORT 1 HAS_U2B2_SUPPORT 0 HAS_USE_FITTER_INFO_SUPPORT 0 HAS_USER_HIGH_SPEED_LOW_POWER_TILE_SUPPORT 0 HAS_VCCPD_POWER_RAIL 1 HAS_VERTICAL_MIGRATION_SUPPORT 1 HAS_VIEWDRAW_SYMBOL_SUPPORT 0 HAS_VIO_SUPPORT 1 HAS_VIRTUAL_DEVICES 0 HAS_WYSIWYG_DFFEAS_SUPPORT 1 HAS_XIBISO_WRITER_SUPPORT 1 HAS_XIBISO2_WRITER_SUPPORT 0 HAS_18_BIT_MULTS 1 INCREMENTAL_DESIGN_SUPPORTS_COMPATIBLE_CONSTRAINTS 0 INSTALLED 0 INTERNAL_POF_SUPPORT_ENABLED 0 INTERNAL_USE_ONLY 0 IFP_USE_LEGACY_IO_CHECKER 1 ISSUE_MILITARY_TEMPERATURE_WARNING 0 IS_CONFIG_ROM 0 IS_BARE_DIE 0 IS_DEFAULT_FAMILY 0 IS_FOR_INTERNAL_TESTING_ONLY 0 IS_HARDCOPY_FAMILY 0 IS_HBGA_PACKAGE 0 IS_HIGH_CURRENT_PART 0 IS_JW_NEW_BINNING_PLAN 0 IS_JZ_NEW_BINNING_PLAN 0 IS_LOW_POWER_PART 0 IS_SMI_PART 0 IS_SDM_ONLY_PACKAGE 0 IS_REVE_SILICON 0 LOAD_BLK_TYPE_DATA_FROM_ATOM_WYS_INFO 0 LVDS_IO 1 M144K_MEMORY 0 M10K_MEMORY 1 M20K_MEMORY 0 M4K_MEMORY 0 M512_MEMORY 0 M9K_MEMORY 0 MLAB_MEMORY 1 MRAM_MEMORY 0 NOT_MIGRATABLE 0 NOT_LISTED 0 NO_FITTER_DELAY_CACHE_GENERATED 0 NO_SUPPORT_FOR_LOGICLOCK_CONTENT_BACK_ANNOTATION 1 NO_SUPPORT_FOR_STA_CLOCK_UNCERTAINTY_CHECK 0 NO_POF 0 NO_PIN_OUT 0 NO_RPE_SUPPORT 0 NO_TDC_SUPPORT 0 SHOW_HIDDEN_FAMILY_IN_PROGRAMMER 0 STRICT_TIMING_DB_CHECKS 0 SUPPORT_HIGH_SPEED_HPS 0 SUPPORTS_1P0V_IOSTD 0 SUPPORTS_CRC 1 SUPPORTS_ADDITIONAL_OPTIONS_FOR_UNUSED_IO 1 SUPPORTS_GENERATION_OF_EARLY_POWER_ESTIMATOR_FILE 1 SUPPORTS_GLOBAL_SIGNAL_BACK_ANNOTATION 1 SUPPORTS_DIFFERENTIAL_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_DSP_BALANCING_BACK_ANNOTATION 0 SUPPORTS_HIPI_RETIMING 0 SUPPORTS_LICENSE_FREE_PARTIAL_RECONFIG 0 SUPPORTS_MAC_CHAIN_OUT_ADDER 1 SUPPORTS_NEW_BINNING_PLAN 0 SUPPORTS_SIGNALPROBE_REGISTER_PIPELINING 1 SUPPORTS_SINGLE_ENDED_AIOT_BOARD_TRACE_MODEL 1 SUPPORTS_RAM_PACKING_BACK_ANNOTATION 0 SUPPORTS_REG_PACKING_BACK_ANNOTATION 0 SUPPORTS_USER_MANUAL_LOGIC_DUPLICATION 1 SUPPORTS_VID 0 POSTMAP_BAK_DATABASE_EXPORT_ENABLED 1 POSTFIT_BAK_DATABASE_EXPORT_ENABLED 1 PROGRAMMER_ONLY 0 PROGRAMMER_SUPPORT 1 PVA_SUPPORTS_ONLY_SUBSET_OF_ATOMS 0 QMAP_IN_DEVELOPMENT 0 QFIT_IN_DEVELOPMENT 0 RAM_LOGICAL_NAME_CHECKING_IN_CUT_ENABLED 1 REPORTS_METASTABILITY_MTBF 1 REQUIRE_QUARTUS_HIERARCHICAL_DESIGN 0 REQUIRE_SPECIAL_HANDLING_FOR_LOCAL_LABLINE 0 REQUIRES_INSTALLATION_PATCH 0 REQUIRES_LIST_OF_TEMPERATURE_AND_VOLTAGE_OPERATING_CONDITIONS 1 RESERVES_SIGNAL_PROBE_PINS 0 RESOLVE_MAX_FANOUT_EARLY 1 RESOLVE_MAX_FANOUT_LATE 0 RESPECTS_FIXED_SIZED_LOCKED_LOCATION_LOGICLOCK 1 RESTRICTED_USER_SELECTION 0 RESTRICT_PARTIAL_RECONFIG 0 RISEFALL_SUPPORT_IS_HIDDEN 0 WYSIWYG_BUS_WIDTH_CHECKING_IN_CUT_ENABLED 1 TMV_RUN_CUSTOMIZABLE_VIEWER 1 TMV_RUN_INTERNAL_DETAILS 1 TMV_RUN_INTERNAL_DETAILS_ON_IO 0 TMV_RUN_INTERNAL_DETAILS_ON_IOBUF 1 TMV_RUN_INTERNAL_DETAILS_ON_LCELL 0 TMV_RUN_INTERNAL_DETAILS_ON_LRAM 0 TRANSCEIVER_3G_BLOCK 1 TRANSCEIVER_6G_BLOCK 1 USES_ACV_FOR_FLED 1 USES_ADB_FOR_BACK_ANNOTATION 1 USES_ALTERA_LNSIM 0 USES_ASIC_ROUTING_POWER_CALCULATOR 0 USES_DATA_DRIVEN_PLL_COMPUTATION_UTIL 1 USES_DEV 1 USES_ICP_FOR_ECO_FITTER 0 USES_LIBERTY_TIMING 0 USES_NETWORK_ROUTING_POWER_CALCULATOR 0 USES_PART_INFO_FOR_DISPLAYING_CORE_VOLTAGE_VALUE 0 USES_POWER_SIGNAL_ACTIVITIES 1 USES_PVAFAM2 0 USES_SECOND_GENERATION_PART_INFO 0 USES_SECOND_GENERATION_POWER_ANALYZER 0 USES_THIRD_GENERATION_TIMING_MODELS_TIS 1 USES_U2B2_TIMING_MODELS 0 USES_XML_FORMAT_FOR_EMIF_PIN_MAP_FILE 0 USE_OCT_AUTO_CALIBRATION 1 USE_ADVANCED_IO_POWER_BY_DEFAULT 1 USE_ADVANCED_IO_TIMING_BY_DEFAULT 1 USE_BASE_FAMILY_DDB_PATH 0 USE_RELAX_IO_ASSIGNMENT_RULES 0 USE_RISEFALL_ONLY 1 USE_SEPARATE_LIST_FOR_TECH_MIGRATION 0 USE_SINGLE_COMPILER_PASS_PLL_MIF_FILE_WRITER 1 USE_TITAN_IO_BASED_IO_REGISTER_PACKER_UTIL 1 USING_28NM_OR_OLDER_TIMING_METHODOLOGY 1</parameter> <parameter name="dualPort" value="false" /> <parameter name="ecc_enabled" value="false" /> <parameter name="enPRInitMode" value="false" /> <parameter name="enableDiffWidth" value="false" /> <parameter name="initMemContent" value="true" /> <parameter name="initializationFileName" value="onchip_mem.hex" /> <parameter name="instanceID" value="NONE" /> <parameter name="memorySize" value="131072" /> <parameter name="readDuringWriteMode" value="DONT_CARE" /> <parameter name="resetrequest_enabled" value="true" /> <parameter name="simAllowMRAMContentsFile" value="false" /> <parameter name="simMemInitOnlyFilename" value="0" /> <parameter name="singleClockOperation" value="false" /> <parameter name="slave1Latency" value="1" /> <parameter name="slave2Latency" value="1" /> <parameter name="useNonDefaultInitFile" value="false" /> <parameter name="useShallowMemBlocks" value="false" /> <parameter name="writable" value="false" /> </module> <module name="sysid" kind="altera_avalon_sysid_qsys" version="21.1" enabled="1"> <parameter name="id" value="0" /> </module> <module name="system" kind="clock_source" version="21.1" enabled="1"> <parameter name="clockFrequency" value="200000000" /> <parameter name="clockFrequencyKnown" value="true" /> <parameter name="inputClockFrequency" value="0" /> <parameter name="resetSynchronousEdges" value="DEASSERT" /> </module> <connection kind="avalon" version="21.1" start="core.data_master" end="jtag_uart.avalon_jtag_slave"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000613e8" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="sysid.control_slave"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000613e0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_timestamp.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061380" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_1.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061340" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_2.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061300" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_3.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000612c0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_4.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061280" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_5.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061240" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_6.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061200" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_0.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000611c0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_1.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061180" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_2.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061140" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_3.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061100" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_4.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000610c0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_5.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061080" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="data_channel_6.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061040" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="hardware_task_0.ctrl"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00061000" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="core.debug_mem_slave"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00060800" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="rom.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00040000" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="key_start.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000613d0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="leds.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x000613c0" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.data_master" end="ram.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00020000" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.instruction_master" end="core.debug_mem_slave"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00060800" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="avalon" version="21.1" start="core.instruction_master" end="rom.s1"> <parameter name="arbitrationPriority" value="1" /> <parameter name="baseAddress" value="0x00040000" /> <parameter name="defaultConnection" value="false" /> </connection> <connection kind="clock" version="21.1" start="system.clk" end="core.clk" /> <connection kind="clock" version="21.1" start="system.clk" end="jtag_uart.clk" /> <connection kind="clock" version="21.1" start="system.clk" end="sysid.clk" /> <connection kind="clock" version="21.1" start="system.clk" end="key_start.clk" /> <connection kind="clock" version="21.1" start="system.clk" end="leds.clk" /> <connection kind="clock" version="21.1" start="system.clk" end="rom.clk1" /> <connection kind="clock" version="21.1" start="system.clk" end="ram.clk1" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_timestamp.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_1.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_2.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_3.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_4.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_5.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_6.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_0.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_1.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_2.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_5.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_3.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_4.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="data_channel_6.clock" /> <connection kind="clock" version="21.1" start="system.clk" end="hardware_task_0.clock" /> <connection kind="interrupt" version="21.1" start="core.irq" end="jtag_uart.irq"> <parameter name="irqNumber" value="0" /> </connection> <connection kind="interrupt" version="21.1" start="core.irq" end="key_start.irq"> <parameter name="irqNumber" value="2" /> </connection> <connection kind="reset" version="21.1" start="system.clk_reset" end="core.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="jtag_uart.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="sysid.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="key_start.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="leds.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_timestamp.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_1.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_2.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_3.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_4.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_5.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_6.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_0.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_1.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_2.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_5.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_3.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_4.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="data_channel_6.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="hardware_task_0.reset" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="rom.reset1" /> <connection kind="reset" version="21.1" start="system.clk_reset" end="ram.reset1" /> <interconnectRequirement for="$system" name="qsys_mm.clockCrossingAdapter" value="HANDSHAKE" /> <interconnectRequirement for="$system" name="qsys_mm.enableEccProtection" value="FALSE" /> <interconnectRequirement for="$system" name="qsys_mm.insertDefaultSlave" value="FALSE" /> <interconnectRequirement for="$system" name="qsys_mm.maxAdditionalLatency" value="1" /> </system>