You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

stm32f401xe.h 697KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634
  1. /**
  2. ******************************************************************************
  3. * @file stm32f401xe.h
  4. * @author MCD Application Team
  5. * @brief CMSIS STM32F401xE Device Peripheral Access Layer Header File.
  6. *
  7. * This file contains:
  8. * - Data structures and the address mapping for all peripherals
  9. * - peripherals registers declarations and bits definition
  10. * - Macros to access peripheral’s registers hardware
  11. *
  12. ******************************************************************************
  13. * @attention
  14. *
  15. * <h2><center>&copy; Copyright (c) 2017 STMicroelectronics.
  16. * All rights reserved.</center></h2>
  17. *
  18. * This software component is licensed by ST under BSD 3-Clause license,
  19. * the "License"; You may not use this file except in compliance with the
  20. * License. You may obtain a copy of the License at:
  21. * opensource.org/licenses/BSD-3-Clause
  22. *
  23. ******************************************************************************
  24. */
  25. /** @addtogroup CMSIS_Device
  26. * @{
  27. */
  28. /** @addtogroup stm32f401xe
  29. * @{
  30. */
  31. #ifndef __STM32F401xE_H
  32. #define __STM32F401xE_H
  33. #ifdef __cplusplus
  34. extern "C" {
  35. #endif /* __cplusplus */
  36. /** @addtogroup Configuration_section_for_CMSIS
  37. * @{
  38. */
  39. /**
  40. * @brief Configuration of the Cortex-M4 Processor and Core Peripherals
  41. */
  42. #define __CM4_REV 0x0001U /*!< Core revision r0p1 */
  43. #define __MPU_PRESENT 1U /*!< STM32F4XX provides an MPU */
  44. #define __NVIC_PRIO_BITS 4U /*!< STM32F4XX uses 4 Bits for the Priority Levels */
  45. #define __Vendor_SysTickConfig 0U /*!< Set to 1 if different SysTick Config is used */
  46. #define __FPU_PRESENT 1U /*!< FPU present */
  47. /**
  48. * @}
  49. */
  50. /** @addtogroup Peripheral_interrupt_number_definition
  51. * @{
  52. */
  53. /**
  54. * @brief STM32F4XX Interrupt Number Definition, according to the selected device
  55. * in @ref Library_configuration_section
  56. */
  57. typedef enum
  58. {
  59. /****** Cortex-M4 Processor Exceptions Numbers ****************************************************************/
  60. NonMaskableInt_IRQn = -14, /*!< 2 Non Maskable Interrupt */
  61. MemoryManagement_IRQn = -12, /*!< 4 Cortex-M4 Memory Management Interrupt */
  62. BusFault_IRQn = -11, /*!< 5 Cortex-M4 Bus Fault Interrupt */
  63. UsageFault_IRQn = -10, /*!< 6 Cortex-M4 Usage Fault Interrupt */
  64. SVCall_IRQn = -5, /*!< 11 Cortex-M4 SV Call Interrupt */
  65. DebugMonitor_IRQn = -4, /*!< 12 Cortex-M4 Debug Monitor Interrupt */
  66. PendSV_IRQn = -2, /*!< 14 Cortex-M4 Pend SV Interrupt */
  67. SysTick_IRQn = -1, /*!< 15 Cortex-M4 System Tick Interrupt */
  68. /****** STM32 specific Interrupt Numbers **********************************************************************/
  69. WWDG_IRQn = 0, /*!< Window WatchDog Interrupt */
  70. PVD_IRQn = 1, /*!< PVD through EXTI Line detection Interrupt */
  71. TAMP_STAMP_IRQn = 2, /*!< Tamper and TimeStamp interrupts through the EXTI line */
  72. RTC_WKUP_IRQn = 3, /*!< RTC Wakeup interrupt through the EXTI line */
  73. FLASH_IRQn = 4, /*!< FLASH global Interrupt */
  74. RCC_IRQn = 5, /*!< RCC global Interrupt */
  75. EXTI0_IRQn = 6, /*!< EXTI Line0 Interrupt */
  76. EXTI1_IRQn = 7, /*!< EXTI Line1 Interrupt */
  77. EXTI2_IRQn = 8, /*!< EXTI Line2 Interrupt */
  78. EXTI3_IRQn = 9, /*!< EXTI Line3 Interrupt */
  79. EXTI4_IRQn = 10, /*!< EXTI Line4 Interrupt */
  80. DMA1_Stream0_IRQn = 11, /*!< DMA1 Stream 0 global Interrupt */
  81. DMA1_Stream1_IRQn = 12, /*!< DMA1 Stream 1 global Interrupt */
  82. DMA1_Stream2_IRQn = 13, /*!< DMA1 Stream 2 global Interrupt */
  83. DMA1_Stream3_IRQn = 14, /*!< DMA1 Stream 3 global Interrupt */
  84. DMA1_Stream4_IRQn = 15, /*!< DMA1 Stream 4 global Interrupt */
  85. DMA1_Stream5_IRQn = 16, /*!< DMA1 Stream 5 global Interrupt */
  86. DMA1_Stream6_IRQn = 17, /*!< DMA1 Stream 6 global Interrupt */
  87. ADC_IRQn = 18, /*!< ADC1, ADC2 and ADC3 global Interrupts */
  88. EXTI9_5_IRQn = 23, /*!< External Line[9:5] Interrupts */
  89. TIM1_BRK_TIM9_IRQn = 24, /*!< TIM1 Break interrupt and TIM9 global interrupt */
  90. TIM1_UP_TIM10_IRQn = 25, /*!< TIM1 Update Interrupt and TIM10 global interrupt */
  91. TIM1_TRG_COM_TIM11_IRQn = 26, /*!< TIM1 Trigger and Commutation Interrupt and TIM11 global interrupt */
  92. TIM1_CC_IRQn = 27, /*!< TIM1 Capture Compare Interrupt */
  93. TIM2_IRQn = 28, /*!< TIM2 global Interrupt */
  94. TIM3_IRQn = 29, /*!< TIM3 global Interrupt */
  95. TIM4_IRQn = 30, /*!< TIM4 global Interrupt */
  96. I2C1_EV_IRQn = 31, /*!< I2C1 Event Interrupt */
  97. I2C1_ER_IRQn = 32, /*!< I2C1 Error Interrupt */
  98. I2C2_EV_IRQn = 33, /*!< I2C2 Event Interrupt */
  99. I2C2_ER_IRQn = 34, /*!< I2C2 Error Interrupt */
  100. SPI1_IRQn = 35, /*!< SPI1 global Interrupt */
  101. SPI2_IRQn = 36, /*!< SPI2 global Interrupt */
  102. USART1_IRQn = 37, /*!< USART1 global Interrupt */
  103. USART2_IRQn = 38, /*!< USART2 global Interrupt */
  104. EXTI15_10_IRQn = 40, /*!< External Line[15:10] Interrupts */
  105. RTC_Alarm_IRQn = 41, /*!< RTC Alarm (A and B) through EXTI Line Interrupt */
  106. OTG_FS_WKUP_IRQn = 42, /*!< USB OTG FS Wakeup through EXTI line interrupt */
  107. DMA1_Stream7_IRQn = 47, /*!< DMA1 Stream7 Interrupt */
  108. SDIO_IRQn = 49, /*!< SDIO global Interrupt */
  109. TIM5_IRQn = 50, /*!< TIM5 global Interrupt */
  110. SPI3_IRQn = 51, /*!< SPI3 global Interrupt */
  111. DMA2_Stream0_IRQn = 56, /*!< DMA2 Stream 0 global Interrupt */
  112. DMA2_Stream1_IRQn = 57, /*!< DMA2 Stream 1 global Interrupt */
  113. DMA2_Stream2_IRQn = 58, /*!< DMA2 Stream 2 global Interrupt */
  114. DMA2_Stream3_IRQn = 59, /*!< DMA2 Stream 3 global Interrupt */
  115. DMA2_Stream4_IRQn = 60, /*!< DMA2 Stream 4 global Interrupt */
  116. OTG_FS_IRQn = 67, /*!< USB OTG FS global Interrupt */
  117. DMA2_Stream5_IRQn = 68, /*!< DMA2 Stream 5 global interrupt */
  118. DMA2_Stream6_IRQn = 69, /*!< DMA2 Stream 6 global interrupt */
  119. DMA2_Stream7_IRQn = 70, /*!< DMA2 Stream 7 global interrupt */
  120. USART6_IRQn = 71, /*!< USART6 global interrupt */
  121. I2C3_EV_IRQn = 72, /*!< I2C3 event interrupt */
  122. I2C3_ER_IRQn = 73, /*!< I2C3 error interrupt */
  123. FPU_IRQn = 81, /*!< FPU global interrupt */
  124. SPI4_IRQn = 84 /*!< SPI4 global Interrupt */
  125. } IRQn_Type;
  126. /**
  127. * @}
  128. */
  129. #include "core_cm4.h" /* Cortex-M4 processor and core peripherals */
  130. #include "system_stm32f4xx.h"
  131. #include <stdint.h>
  132. /** @addtogroup Peripheral_registers_structures
  133. * @{
  134. */
  135. /**
  136. * @brief Analog to Digital Converter
  137. */
  138. typedef struct
  139. {
  140. __IO uint32_t SR; /*!< ADC status register, Address offset: 0x00 */
  141. __IO uint32_t CR1; /*!< ADC control register 1, Address offset: 0x04 */
  142. __IO uint32_t CR2; /*!< ADC control register 2, Address offset: 0x08 */
  143. __IO uint32_t SMPR1; /*!< ADC sample time register 1, Address offset: 0x0C */
  144. __IO uint32_t SMPR2; /*!< ADC sample time register 2, Address offset: 0x10 */
  145. __IO uint32_t JOFR1; /*!< ADC injected channel data offset register 1, Address offset: 0x14 */
  146. __IO uint32_t JOFR2; /*!< ADC injected channel data offset register 2, Address offset: 0x18 */
  147. __IO uint32_t JOFR3; /*!< ADC injected channel data offset register 3, Address offset: 0x1C */
  148. __IO uint32_t JOFR4; /*!< ADC injected channel data offset register 4, Address offset: 0x20 */
  149. __IO uint32_t HTR; /*!< ADC watchdog higher threshold register, Address offset: 0x24 */
  150. __IO uint32_t LTR; /*!< ADC watchdog lower threshold register, Address offset: 0x28 */
  151. __IO uint32_t SQR1; /*!< ADC regular sequence register 1, Address offset: 0x2C */
  152. __IO uint32_t SQR2; /*!< ADC regular sequence register 2, Address offset: 0x30 */
  153. __IO uint32_t SQR3; /*!< ADC regular sequence register 3, Address offset: 0x34 */
  154. __IO uint32_t JSQR; /*!< ADC injected sequence register, Address offset: 0x38*/
  155. __IO uint32_t JDR1; /*!< ADC injected data register 1, Address offset: 0x3C */
  156. __IO uint32_t JDR2; /*!< ADC injected data register 2, Address offset: 0x40 */
  157. __IO uint32_t JDR3; /*!< ADC injected data register 3, Address offset: 0x44 */
  158. __IO uint32_t JDR4; /*!< ADC injected data register 4, Address offset: 0x48 */
  159. __IO uint32_t DR; /*!< ADC regular data register, Address offset: 0x4C */
  160. } ADC_TypeDef;
  161. typedef struct
  162. {
  163. __IO uint32_t CSR; /*!< ADC Common status register, Address offset: ADC1 base address + 0x300 */
  164. __IO uint32_t CCR; /*!< ADC common control register, Address offset: ADC1 base address + 0x304 */
  165. __IO uint32_t CDR; /*!< ADC common regular data register for dual
  166. AND triple modes, Address offset: ADC1 base address + 0x308 */
  167. } ADC_Common_TypeDef;
  168. /**
  169. * @brief CRC calculation unit
  170. */
  171. typedef struct
  172. {
  173. __IO uint32_t DR; /*!< CRC Data register, Address offset: 0x00 */
  174. __IO uint8_t IDR; /*!< CRC Independent data register, Address offset: 0x04 */
  175. uint8_t RESERVED0; /*!< Reserved, 0x05 */
  176. uint16_t RESERVED1; /*!< Reserved, 0x06 */
  177. __IO uint32_t CR; /*!< CRC Control register, Address offset: 0x08 */
  178. } CRC_TypeDef;
  179. /**
  180. * @brief Debug MCU
  181. */
  182. typedef struct
  183. {
  184. __IO uint32_t IDCODE; /*!< MCU device ID code, Address offset: 0x00 */
  185. __IO uint32_t CR; /*!< Debug MCU configuration register, Address offset: 0x04 */
  186. __IO uint32_t APB1FZ; /*!< Debug MCU APB1 freeze register, Address offset: 0x08 */
  187. __IO uint32_t APB2FZ; /*!< Debug MCU APB2 freeze register, Address offset: 0x0C */
  188. }DBGMCU_TypeDef;
  189. /**
  190. * @brief DMA Controller
  191. */
  192. typedef struct
  193. {
  194. __IO uint32_t CR; /*!< DMA stream x configuration register */
  195. __IO uint32_t NDTR; /*!< DMA stream x number of data register */
  196. __IO uint32_t PAR; /*!< DMA stream x peripheral address register */
  197. __IO uint32_t M0AR; /*!< DMA stream x memory 0 address register */
  198. __IO uint32_t M1AR; /*!< DMA stream x memory 1 address register */
  199. __IO uint32_t FCR; /*!< DMA stream x FIFO control register */
  200. } DMA_Stream_TypeDef;
  201. typedef struct
  202. {
  203. __IO uint32_t LISR; /*!< DMA low interrupt status register, Address offset: 0x00 */
  204. __IO uint32_t HISR; /*!< DMA high interrupt status register, Address offset: 0x04 */
  205. __IO uint32_t LIFCR; /*!< DMA low interrupt flag clear register, Address offset: 0x08 */
  206. __IO uint32_t HIFCR; /*!< DMA high interrupt flag clear register, Address offset: 0x0C */
  207. } DMA_TypeDef;
  208. /**
  209. * @brief External Interrupt/Event Controller
  210. */
  211. typedef struct
  212. {
  213. __IO uint32_t IMR; /*!< EXTI Interrupt mask register, Address offset: 0x00 */
  214. __IO uint32_t EMR; /*!< EXTI Event mask register, Address offset: 0x04 */
  215. __IO uint32_t RTSR; /*!< EXTI Rising trigger selection register, Address offset: 0x08 */
  216. __IO uint32_t FTSR; /*!< EXTI Falling trigger selection register, Address offset: 0x0C */
  217. __IO uint32_t SWIER; /*!< EXTI Software interrupt event register, Address offset: 0x10 */
  218. __IO uint32_t PR; /*!< EXTI Pending register, Address offset: 0x14 */
  219. } EXTI_TypeDef;
  220. /**
  221. * @brief FLASH Registers
  222. */
  223. typedef struct
  224. {
  225. __IO uint32_t ACR; /*!< FLASH access control register, Address offset: 0x00 */
  226. __IO uint32_t KEYR; /*!< FLASH key register, Address offset: 0x04 */
  227. __IO uint32_t OPTKEYR; /*!< FLASH option key register, Address offset: 0x08 */
  228. __IO uint32_t SR; /*!< FLASH status register, Address offset: 0x0C */
  229. __IO uint32_t CR; /*!< FLASH control register, Address offset: 0x10 */
  230. __IO uint32_t OPTCR; /*!< FLASH option control register , Address offset: 0x14 */
  231. __IO uint32_t OPTCR1; /*!< FLASH option control register 1, Address offset: 0x18 */
  232. } FLASH_TypeDef;
  233. /**
  234. * @brief General Purpose I/O
  235. */
  236. typedef struct
  237. {
  238. __IO uint32_t MODER; /*!< GPIO port mode register, Address offset: 0x00 */
  239. __IO uint32_t OTYPER; /*!< GPIO port output type register, Address offset: 0x04 */
  240. __IO uint32_t OSPEEDR; /*!< GPIO port output speed register, Address offset: 0x08 */
  241. __IO uint32_t PUPDR; /*!< GPIO port pull-up/pull-down register, Address offset: 0x0C */
  242. __IO uint32_t IDR; /*!< GPIO port input data register, Address offset: 0x10 */
  243. __IO uint32_t ODR; /*!< GPIO port output data register, Address offset: 0x14 */
  244. __IO uint32_t BSRR; /*!< GPIO port bit set/reset register, Address offset: 0x18 */
  245. __IO uint32_t LCKR; /*!< GPIO port configuration lock register, Address offset: 0x1C */
  246. __IO uint32_t AFR[2]; /*!< GPIO alternate function registers, Address offset: 0x20-0x24 */
  247. } GPIO_TypeDef;
  248. /**
  249. * @brief System configuration controller
  250. */
  251. typedef struct
  252. {
  253. __IO uint32_t MEMRMP; /*!< SYSCFG memory remap register, Address offset: 0x00 */
  254. __IO uint32_t PMC; /*!< SYSCFG peripheral mode configuration register, Address offset: 0x04 */
  255. __IO uint32_t EXTICR[4]; /*!< SYSCFG external interrupt configuration registers, Address offset: 0x08-0x14 */
  256. uint32_t RESERVED[2]; /*!< Reserved, 0x18-0x1C */
  257. __IO uint32_t CMPCR; /*!< SYSCFG Compensation cell control register, Address offset: 0x20 */
  258. } SYSCFG_TypeDef;
  259. /**
  260. * @brief Inter-integrated Circuit Interface
  261. */
  262. typedef struct
  263. {
  264. __IO uint32_t CR1; /*!< I2C Control register 1, Address offset: 0x00 */
  265. __IO uint32_t CR2; /*!< I2C Control register 2, Address offset: 0x04 */
  266. __IO uint32_t OAR1; /*!< I2C Own address register 1, Address offset: 0x08 */
  267. __IO uint32_t OAR2; /*!< I2C Own address register 2, Address offset: 0x0C */
  268. __IO uint32_t DR; /*!< I2C Data register, Address offset: 0x10 */
  269. __IO uint32_t SR1; /*!< I2C Status register 1, Address offset: 0x14 */
  270. __IO uint32_t SR2; /*!< I2C Status register 2, Address offset: 0x18 */
  271. __IO uint32_t CCR; /*!< I2C Clock control register, Address offset: 0x1C */
  272. __IO uint32_t TRISE; /*!< I2C TRISE register, Address offset: 0x20 */
  273. __IO uint32_t FLTR; /*!< I2C FLTR register, Address offset: 0x24 */
  274. } I2C_TypeDef;
  275. /**
  276. * @brief Independent WATCHDOG
  277. */
  278. typedef struct
  279. {
  280. __IO uint32_t KR; /*!< IWDG Key register, Address offset: 0x00 */
  281. __IO uint32_t PR; /*!< IWDG Prescaler register, Address offset: 0x04 */
  282. __IO uint32_t RLR; /*!< IWDG Reload register, Address offset: 0x08 */
  283. __IO uint32_t SR; /*!< IWDG Status register, Address offset: 0x0C */
  284. } IWDG_TypeDef;
  285. /**
  286. * @brief Power Control
  287. */
  288. typedef struct
  289. {
  290. __IO uint32_t CR; /*!< PWR power control register, Address offset: 0x00 */
  291. __IO uint32_t CSR; /*!< PWR power control/status register, Address offset: 0x04 */
  292. } PWR_TypeDef;
  293. /**
  294. * @brief Reset and Clock Control
  295. */
  296. typedef struct
  297. {
  298. __IO uint32_t CR; /*!< RCC clock control register, Address offset: 0x00 */
  299. __IO uint32_t PLLCFGR; /*!< RCC PLL configuration register, Address offset: 0x04 */
  300. __IO uint32_t CFGR; /*!< RCC clock configuration register, Address offset: 0x08 */
  301. __IO uint32_t CIR; /*!< RCC clock interrupt register, Address offset: 0x0C */
  302. __IO uint32_t AHB1RSTR; /*!< RCC AHB1 peripheral reset register, Address offset: 0x10 */
  303. __IO uint32_t AHB2RSTR; /*!< RCC AHB2 peripheral reset register, Address offset: 0x14 */
  304. __IO uint32_t AHB3RSTR; /*!< RCC AHB3 peripheral reset register, Address offset: 0x18 */
  305. uint32_t RESERVED0; /*!< Reserved, 0x1C */
  306. __IO uint32_t APB1RSTR; /*!< RCC APB1 peripheral reset register, Address offset: 0x20 */
  307. __IO uint32_t APB2RSTR; /*!< RCC APB2 peripheral reset register, Address offset: 0x24 */
  308. uint32_t RESERVED1[2]; /*!< Reserved, 0x28-0x2C */
  309. __IO uint32_t AHB1ENR; /*!< RCC AHB1 peripheral clock register, Address offset: 0x30 */
  310. __IO uint32_t AHB2ENR; /*!< RCC AHB2 peripheral clock register, Address offset: 0x34 */
  311. __IO uint32_t AHB3ENR; /*!< RCC AHB3 peripheral clock register, Address offset: 0x38 */
  312. uint32_t RESERVED2; /*!< Reserved, 0x3C */
  313. __IO uint32_t APB1ENR; /*!< RCC APB1 peripheral clock enable register, Address offset: 0x40 */
  314. __IO uint32_t APB2ENR; /*!< RCC APB2 peripheral clock enable register, Address offset: 0x44 */
  315. uint32_t RESERVED3[2]; /*!< Reserved, 0x48-0x4C */
  316. __IO uint32_t AHB1LPENR; /*!< RCC AHB1 peripheral clock enable in low power mode register, Address offset: 0x50 */
  317. __IO uint32_t AHB2LPENR; /*!< RCC AHB2 peripheral clock enable in low power mode register, Address offset: 0x54 */
  318. __IO uint32_t AHB3LPENR; /*!< RCC AHB3 peripheral clock enable in low power mode register, Address offset: 0x58 */
  319. uint32_t RESERVED4; /*!< Reserved, 0x5C */
  320. __IO uint32_t APB1LPENR; /*!< RCC APB1 peripheral clock enable in low power mode register, Address offset: 0x60 */
  321. __IO uint32_t APB2LPENR; /*!< RCC APB2 peripheral clock enable in low power mode register, Address offset: 0x64 */
  322. uint32_t RESERVED5[2]; /*!< Reserved, 0x68-0x6C */
  323. __IO uint32_t BDCR; /*!< RCC Backup domain control register, Address offset: 0x70 */
  324. __IO uint32_t CSR; /*!< RCC clock control & status register, Address offset: 0x74 */
  325. uint32_t RESERVED6[2]; /*!< Reserved, 0x78-0x7C */
  326. __IO uint32_t SSCGR; /*!< RCC spread spectrum clock generation register, Address offset: 0x80 */
  327. __IO uint32_t PLLI2SCFGR; /*!< RCC PLLI2S configuration register, Address offset: 0x84 */
  328. uint32_t RESERVED7[1]; /*!< Reserved, 0x88 */
  329. __IO uint32_t DCKCFGR; /*!< RCC Dedicated Clocks configuration register, Address offset: 0x8C */
  330. } RCC_TypeDef;
  331. /**
  332. * @brief Real-Time Clock
  333. */
  334. typedef struct
  335. {
  336. __IO uint32_t TR; /*!< RTC time register, Address offset: 0x00 */
  337. __IO uint32_t DR; /*!< RTC date register, Address offset: 0x04 */
  338. __IO uint32_t CR; /*!< RTC control register, Address offset: 0x08 */
  339. __IO uint32_t ISR; /*!< RTC initialization and status register, Address offset: 0x0C */
  340. __IO uint32_t PRER; /*!< RTC prescaler register, Address offset: 0x10 */
  341. __IO uint32_t WUTR; /*!< RTC wakeup timer register, Address offset: 0x14 */
  342. __IO uint32_t CALIBR; /*!< RTC calibration register, Address offset: 0x18 */
  343. __IO uint32_t ALRMAR; /*!< RTC alarm A register, Address offset: 0x1C */
  344. __IO uint32_t ALRMBR; /*!< RTC alarm B register, Address offset: 0x20 */
  345. __IO uint32_t WPR; /*!< RTC write protection register, Address offset: 0x24 */
  346. __IO uint32_t SSR; /*!< RTC sub second register, Address offset: 0x28 */
  347. __IO uint32_t SHIFTR; /*!< RTC shift control register, Address offset: 0x2C */
  348. __IO uint32_t TSTR; /*!< RTC time stamp time register, Address offset: 0x30 */
  349. __IO uint32_t TSDR; /*!< RTC time stamp date register, Address offset: 0x34 */
  350. __IO uint32_t TSSSR; /*!< RTC time-stamp sub second register, Address offset: 0x38 */
  351. __IO uint32_t CALR; /*!< RTC calibration register, Address offset: 0x3C */
  352. __IO uint32_t TAFCR; /*!< RTC tamper and alternate function configuration register, Address offset: 0x40 */
  353. __IO uint32_t ALRMASSR;/*!< RTC alarm A sub second register, Address offset: 0x44 */
  354. __IO uint32_t ALRMBSSR;/*!< RTC alarm B sub second register, Address offset: 0x48 */
  355. uint32_t RESERVED7; /*!< Reserved, 0x4C */
  356. __IO uint32_t BKP0R; /*!< RTC backup register 1, Address offset: 0x50 */
  357. __IO uint32_t BKP1R; /*!< RTC backup register 1, Address offset: 0x54 */
  358. __IO uint32_t BKP2R; /*!< RTC backup register 2, Address offset: 0x58 */
  359. __IO uint32_t BKP3R; /*!< RTC backup register 3, Address offset: 0x5C */
  360. __IO uint32_t BKP4R; /*!< RTC backup register 4, Address offset: 0x60 */
  361. __IO uint32_t BKP5R; /*!< RTC backup register 5, Address offset: 0x64 */
  362. __IO uint32_t BKP6R; /*!< RTC backup register 6, Address offset: 0x68 */
  363. __IO uint32_t BKP7R; /*!< RTC backup register 7, Address offset: 0x6C */
  364. __IO uint32_t BKP8R; /*!< RTC backup register 8, Address offset: 0x70 */
  365. __IO uint32_t BKP9R; /*!< RTC backup register 9, Address offset: 0x74 */
  366. __IO uint32_t BKP10R; /*!< RTC backup register 10, Address offset: 0x78 */
  367. __IO uint32_t BKP11R; /*!< RTC backup register 11, Address offset: 0x7C */
  368. __IO uint32_t BKP12R; /*!< RTC backup register 12, Address offset: 0x80 */
  369. __IO uint32_t BKP13R; /*!< RTC backup register 13, Address offset: 0x84 */
  370. __IO uint32_t BKP14R; /*!< RTC backup register 14, Address offset: 0x88 */
  371. __IO uint32_t BKP15R; /*!< RTC backup register 15, Address offset: 0x8C */
  372. __IO uint32_t BKP16R; /*!< RTC backup register 16, Address offset: 0x90 */
  373. __IO uint32_t BKP17R; /*!< RTC backup register 17, Address offset: 0x94 */
  374. __IO uint32_t BKP18R; /*!< RTC backup register 18, Address offset: 0x98 */
  375. __IO uint32_t BKP19R; /*!< RTC backup register 19, Address offset: 0x9C */
  376. } RTC_TypeDef;
  377. /**
  378. * @brief SD host Interface
  379. */
  380. typedef struct
  381. {
  382. __IO uint32_t POWER; /*!< SDIO power control register, Address offset: 0x00 */
  383. __IO uint32_t CLKCR; /*!< SDI clock control register, Address offset: 0x04 */
  384. __IO uint32_t ARG; /*!< SDIO argument register, Address offset: 0x08 */
  385. __IO uint32_t CMD; /*!< SDIO command register, Address offset: 0x0C */
  386. __IO const uint32_t RESPCMD; /*!< SDIO command response register, Address offset: 0x10 */
  387. __IO const uint32_t RESP1; /*!< SDIO response 1 register, Address offset: 0x14 */
  388. __IO const uint32_t RESP2; /*!< SDIO response 2 register, Address offset: 0x18 */
  389. __IO const uint32_t RESP3; /*!< SDIO response 3 register, Address offset: 0x1C */
  390. __IO const uint32_t RESP4; /*!< SDIO response 4 register, Address offset: 0x20 */
  391. __IO uint32_t DTIMER; /*!< SDIO data timer register, Address offset: 0x24 */
  392. __IO uint32_t DLEN; /*!< SDIO data length register, Address offset: 0x28 */
  393. __IO uint32_t DCTRL; /*!< SDIO data control register, Address offset: 0x2C */
  394. __IO const uint32_t DCOUNT; /*!< SDIO data counter register, Address offset: 0x30 */
  395. __IO const uint32_t STA; /*!< SDIO status register, Address offset: 0x34 */
  396. __IO uint32_t ICR; /*!< SDIO interrupt clear register, Address offset: 0x38 */
  397. __IO uint32_t MASK; /*!< SDIO mask register, Address offset: 0x3C */
  398. uint32_t RESERVED0[2]; /*!< Reserved, 0x40-0x44 */
  399. __IO const uint32_t FIFOCNT; /*!< SDIO FIFO counter register, Address offset: 0x48 */
  400. uint32_t RESERVED1[13]; /*!< Reserved, 0x4C-0x7C */
  401. __IO uint32_t FIFO; /*!< SDIO data FIFO register, Address offset: 0x80 */
  402. } SDIO_TypeDef;
  403. /**
  404. * @brief Serial Peripheral Interface
  405. */
  406. typedef struct
  407. {
  408. __IO uint32_t CR1; /*!< SPI control register 1 (not used in I2S mode), Address offset: 0x00 */
  409. __IO uint32_t CR2; /*!< SPI control register 2, Address offset: 0x04 */
  410. __IO uint32_t SR; /*!< SPI status register, Address offset: 0x08 */
  411. __IO uint32_t DR; /*!< SPI data register, Address offset: 0x0C */
  412. __IO uint32_t CRCPR; /*!< SPI CRC polynomial register (not used in I2S mode), Address offset: 0x10 */
  413. __IO uint32_t RXCRCR; /*!< SPI RX CRC register (not used in I2S mode), Address offset: 0x14 */
  414. __IO uint32_t TXCRCR; /*!< SPI TX CRC register (not used in I2S mode), Address offset: 0x18 */
  415. __IO uint32_t I2SCFGR; /*!< SPI_I2S configuration register, Address offset: 0x1C */
  416. __IO uint32_t I2SPR; /*!< SPI_I2S prescaler register, Address offset: 0x20 */
  417. } SPI_TypeDef;
  418. /**
  419. * @brief TIM
  420. */
  421. typedef struct
  422. {
  423. __IO uint32_t CR1; /*!< TIM control register 1, Address offset: 0x00 */
  424. __IO uint32_t CR2; /*!< TIM control register 2, Address offset: 0x04 */
  425. __IO uint32_t SMCR; /*!< TIM slave mode control register, Address offset: 0x08 */
  426. __IO uint32_t DIER; /*!< TIM DMA/interrupt enable register, Address offset: 0x0C */
  427. __IO uint32_t SR; /*!< TIM status register, Address offset: 0x10 */
  428. __IO uint32_t EGR; /*!< TIM event generation register, Address offset: 0x14 */
  429. __IO uint32_t CCMR1; /*!< TIM capture/compare mode register 1, Address offset: 0x18 */
  430. __IO uint32_t CCMR2; /*!< TIM capture/compare mode register 2, Address offset: 0x1C */
  431. __IO uint32_t CCER; /*!< TIM capture/compare enable register, Address offset: 0x20 */
  432. __IO uint32_t CNT; /*!< TIM counter register, Address offset: 0x24 */
  433. __IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
  434. __IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
  435. __IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
  436. __IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
  437. __IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
  438. __IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
  439. __IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
  440. __IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
  441. __IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
  442. __IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
  443. __IO uint32_t OR; /*!< TIM option register, Address offset: 0x50 */
  444. } TIM_TypeDef;
  445. /**
  446. * @brief Universal Synchronous Asynchronous Receiver Transmitter
  447. */
  448. typedef struct
  449. {
  450. __IO uint32_t SR; /*!< USART Status register, Address offset: 0x00 */
  451. __IO uint32_t DR; /*!< USART Data register, Address offset: 0x04 */
  452. __IO uint32_t BRR; /*!< USART Baud rate register, Address offset: 0x08 */
  453. __IO uint32_t CR1; /*!< USART Control register 1, Address offset: 0x0C */
  454. __IO uint32_t CR2; /*!< USART Control register 2, Address offset: 0x10 */
  455. __IO uint32_t CR3; /*!< USART Control register 3, Address offset: 0x14 */
  456. __IO uint32_t GTPR; /*!< USART Guard time and prescaler register, Address offset: 0x18 */
  457. } USART_TypeDef;
  458. /**
  459. * @brief Window WATCHDOG
  460. */
  461. typedef struct
  462. {
  463. __IO uint32_t CR; /*!< WWDG Control register, Address offset: 0x00 */
  464. __IO uint32_t CFR; /*!< WWDG Configuration register, Address offset: 0x04 */
  465. __IO uint32_t SR; /*!< WWDG Status register, Address offset: 0x08 */
  466. } WWDG_TypeDef;
  467. /**
  468. * @brief USB_OTG_Core_Registers
  469. */
  470. typedef struct
  471. {
  472. __IO uint32_t GOTGCTL; /*!< USB_OTG Control and Status Register 000h */
  473. __IO uint32_t GOTGINT; /*!< USB_OTG Interrupt Register 004h */
  474. __IO uint32_t GAHBCFG; /*!< Core AHB Configuration Register 008h */
  475. __IO uint32_t GUSBCFG; /*!< Core USB Configuration Register 00Ch */
  476. __IO uint32_t GRSTCTL; /*!< Core Reset Register 010h */
  477. __IO uint32_t GINTSTS; /*!< Core Interrupt Register 014h */
  478. __IO uint32_t GINTMSK; /*!< Core Interrupt Mask Register 018h */
  479. __IO uint32_t GRXSTSR; /*!< Receive Sts Q Read Register 01Ch */
  480. __IO uint32_t GRXSTSP; /*!< Receive Sts Q Read & POP Register 020h */
  481. __IO uint32_t GRXFSIZ; /*!< Receive FIFO Size Register 024h */
  482. __IO uint32_t DIEPTXF0_HNPTXFSIZ; /*!< EP0 / Non Periodic Tx FIFO Size Register 028h */
  483. __IO uint32_t HNPTXSTS; /*!< Non Periodic Tx FIFO/Queue Sts reg 02Ch */
  484. uint32_t Reserved30[2]; /*!< Reserved 030h */
  485. __IO uint32_t GCCFG; /*!< General Purpose IO Register 038h */
  486. __IO uint32_t CID; /*!< User ID Register 03Ch */
  487. uint32_t Reserved40[48]; /*!< Reserved 0x40-0xFF */
  488. __IO uint32_t HPTXFSIZ; /*!< Host Periodic Tx FIFO Size Reg 100h */
  489. __IO uint32_t DIEPTXF[0x0F]; /*!< dev Periodic Transmit FIFO */
  490. } USB_OTG_GlobalTypeDef;
  491. /**
  492. * @brief USB_OTG_device_Registers
  493. */
  494. typedef struct
  495. {
  496. __IO uint32_t DCFG; /*!< dev Configuration Register 800h */
  497. __IO uint32_t DCTL; /*!< dev Control Register 804h */
  498. __IO uint32_t DSTS; /*!< dev Status Register (RO) 808h */
  499. uint32_t Reserved0C; /*!< Reserved 80Ch */
  500. __IO uint32_t DIEPMSK; /*!< dev IN Endpoint Mask 810h */
  501. __IO uint32_t DOEPMSK; /*!< dev OUT Endpoint Mask 814h */
  502. __IO uint32_t DAINT; /*!< dev All Endpoints Itr Reg 818h */
  503. __IO uint32_t DAINTMSK; /*!< dev All Endpoints Itr Mask 81Ch */
  504. uint32_t Reserved20; /*!< Reserved 820h */
  505. uint32_t Reserved9; /*!< Reserved 824h */
  506. __IO uint32_t DVBUSDIS; /*!< dev VBUS discharge Register 828h */
  507. __IO uint32_t DVBUSPULSE; /*!< dev VBUS Pulse Register 82Ch */
  508. __IO uint32_t DTHRCTL; /*!< dev threshold 830h */
  509. __IO uint32_t DIEPEMPMSK; /*!< dev empty msk 834h */
  510. __IO uint32_t DEACHINT; /*!< dedicated EP interrupt 838h */
  511. __IO uint32_t DEACHMSK; /*!< dedicated EP msk 83Ch */
  512. uint32_t Reserved40; /*!< dedicated EP mask 840h */
  513. __IO uint32_t DINEP1MSK; /*!< dedicated EP mask 844h */
  514. uint32_t Reserved44[15]; /*!< Reserved 844-87Ch */
  515. __IO uint32_t DOUTEP1MSK; /*!< dedicated EP msk 884h */
  516. } USB_OTG_DeviceTypeDef;
  517. /**
  518. * @brief USB_OTG_IN_Endpoint-Specific_Register
  519. */
  520. typedef struct
  521. {
  522. __IO uint32_t DIEPCTL; /*!< dev IN Endpoint Control Reg 900h + (ep_num * 20h) + 00h */
  523. uint32_t Reserved04; /*!< Reserved 900h + (ep_num * 20h) + 04h */
  524. __IO uint32_t DIEPINT; /*!< dev IN Endpoint Itr Reg 900h + (ep_num * 20h) + 08h */
  525. uint32_t Reserved0C; /*!< Reserved 900h + (ep_num * 20h) + 0Ch */
  526. __IO uint32_t DIEPTSIZ; /*!< IN Endpoint Txfer Size 900h + (ep_num * 20h) + 10h */
  527. __IO uint32_t DIEPDMA; /*!< IN Endpoint DMA Address Reg 900h + (ep_num * 20h) + 14h */
  528. __IO uint32_t DTXFSTS; /*!< IN Endpoint Tx FIFO Status Reg 900h + (ep_num * 20h) + 18h */
  529. uint32_t Reserved18; /*!< Reserved 900h+(ep_num*20h)+1Ch-900h+ (ep_num * 20h) + 1Ch */
  530. } USB_OTG_INEndpointTypeDef;
  531. /**
  532. * @brief USB_OTG_OUT_Endpoint-Specific_Registers
  533. */
  534. typedef struct
  535. {
  536. __IO uint32_t DOEPCTL; /*!< dev OUT Endpoint Control Reg B00h + (ep_num * 20h) + 00h */
  537. uint32_t Reserved04; /*!< Reserved B00h + (ep_num * 20h) + 04h */
  538. __IO uint32_t DOEPINT; /*!< dev OUT Endpoint Itr Reg B00h + (ep_num * 20h) + 08h */
  539. uint32_t Reserved0C; /*!< Reserved B00h + (ep_num * 20h) + 0Ch */
  540. __IO uint32_t DOEPTSIZ; /*!< dev OUT Endpoint Txfer Size B00h + (ep_num * 20h) + 10h */
  541. __IO uint32_t DOEPDMA; /*!< dev OUT Endpoint DMA Address B00h + (ep_num * 20h) + 14h */
  542. uint32_t Reserved18[2]; /*!< Reserved B00h + (ep_num * 20h) + 18h - B00h + (ep_num * 20h) + 1Ch */
  543. } USB_OTG_OUTEndpointTypeDef;
  544. /**
  545. * @brief USB_OTG_Host_Mode_Register_Structures
  546. */
  547. typedef struct
  548. {
  549. __IO uint32_t HCFG; /*!< Host Configuration Register 400h */
  550. __IO uint32_t HFIR; /*!< Host Frame Interval Register 404h */
  551. __IO uint32_t HFNUM; /*!< Host Frame Nbr/Frame Remaining 408h */
  552. uint32_t Reserved40C; /*!< Reserved 40Ch */
  553. __IO uint32_t HPTXSTS; /*!< Host Periodic Tx FIFO/ Queue Status 410h */
  554. __IO uint32_t HAINT; /*!< Host All Channels Interrupt Register 414h */
  555. __IO uint32_t HAINTMSK; /*!< Host All Channels Interrupt Mask 418h */
  556. } USB_OTG_HostTypeDef;
  557. /**
  558. * @brief USB_OTG_Host_Channel_Specific_Registers
  559. */
  560. typedef struct
  561. {
  562. __IO uint32_t HCCHAR; /*!< Host Channel Characteristics Register 500h */
  563. __IO uint32_t HCSPLT; /*!< Host Channel Split Control Register 504h */
  564. __IO uint32_t HCINT; /*!< Host Channel Interrupt Register 508h */
  565. __IO uint32_t HCINTMSK; /*!< Host Channel Interrupt Mask Register 50Ch */
  566. __IO uint32_t HCTSIZ; /*!< Host Channel Transfer Size Register 510h */
  567. __IO uint32_t HCDMA; /*!< Host Channel DMA Address Register 514h */
  568. uint32_t Reserved[2]; /*!< Reserved */
  569. } USB_OTG_HostChannelTypeDef;
  570. /**
  571. * @}
  572. */
  573. /** @addtogroup Peripheral_memory_map
  574. * @{
  575. */
  576. #define FLASH_BASE 0x08000000UL /*!< FLASH(up to 1 MB) base address in the alias region */
  577. #define SRAM1_BASE 0x20000000UL /*!< SRAM1(96 KB) base address in the alias region */
  578. #define PERIPH_BASE 0x40000000UL /*!< Peripheral base address in the alias region */
  579. #define SRAM1_BB_BASE 0x22000000UL /*!< SRAM1(96 KB) base address in the bit-band region */
  580. #define PERIPH_BB_BASE 0x42000000UL /*!< Peripheral base address in the bit-band region */
  581. #define BKPSRAM_BB_BASE 0x42480000UL /*!< Backup SRAM(4 KB) base address in the bit-band region */
  582. #define FLASH_END 0x0807FFFFUL /*!< FLASH end address */
  583. #define FLASH_OTP_BASE 0x1FFF7800UL /*!< Base address of : (up to 528 Bytes) embedded FLASH OTP Area */
  584. #define FLASH_OTP_END 0x1FFF7A0FUL /*!< End address of : (up to 528 Bytes) embedded FLASH OTP Area */
  585. /* Legacy defines */
  586. #define SRAM_BASE SRAM1_BASE
  587. #define SRAM_BB_BASE SRAM1_BB_BASE
  588. /*!< Peripheral memory map */
  589. #define APB1PERIPH_BASE PERIPH_BASE
  590. #define APB2PERIPH_BASE (PERIPH_BASE + 0x00010000UL)
  591. #define AHB1PERIPH_BASE (PERIPH_BASE + 0x00020000UL)
  592. #define AHB2PERIPH_BASE (PERIPH_BASE + 0x10000000UL)
  593. /*!< APB1 peripherals */
  594. #define TIM2_BASE (APB1PERIPH_BASE + 0x0000UL)
  595. #define TIM3_BASE (APB1PERIPH_BASE + 0x0400UL)
  596. #define TIM4_BASE (APB1PERIPH_BASE + 0x0800UL)
  597. #define TIM5_BASE (APB1PERIPH_BASE + 0x0C00UL)
  598. #define RTC_BASE (APB1PERIPH_BASE + 0x2800UL)
  599. #define WWDG_BASE (APB1PERIPH_BASE + 0x2C00UL)
  600. #define IWDG_BASE (APB1PERIPH_BASE + 0x3000UL)
  601. #define I2S2ext_BASE (APB1PERIPH_BASE + 0x3400UL)
  602. #define SPI2_BASE (APB1PERIPH_BASE + 0x3800UL)
  603. #define SPI3_BASE (APB1PERIPH_BASE + 0x3C00UL)
  604. #define I2S3ext_BASE (APB1PERIPH_BASE + 0x4000UL)
  605. #define USART2_BASE (APB1PERIPH_BASE + 0x4400UL)
  606. #define I2C1_BASE (APB1PERIPH_BASE + 0x5400UL)
  607. #define I2C2_BASE (APB1PERIPH_BASE + 0x5800UL)
  608. #define I2C3_BASE (APB1PERIPH_BASE + 0x5C00UL)
  609. #define PWR_BASE (APB1PERIPH_BASE + 0x7000UL)
  610. /*!< APB2 peripherals */
  611. #define TIM1_BASE (APB2PERIPH_BASE + 0x0000UL)
  612. #define USART1_BASE (APB2PERIPH_BASE + 0x1000UL)
  613. #define USART6_BASE (APB2PERIPH_BASE + 0x1400UL)
  614. #define ADC1_BASE (APB2PERIPH_BASE + 0x2000UL)
  615. #define ADC1_COMMON_BASE (APB2PERIPH_BASE + 0x2300UL)
  616. /* Legacy define */
  617. #define ADC_BASE ADC1_COMMON_BASE
  618. #define SDIO_BASE (APB2PERIPH_BASE + 0x2C00UL)
  619. #define SPI1_BASE (APB2PERIPH_BASE + 0x3000UL)
  620. #define SPI4_BASE (APB2PERIPH_BASE + 0x3400UL)
  621. #define SYSCFG_BASE (APB2PERIPH_BASE + 0x3800UL)
  622. #define EXTI_BASE (APB2PERIPH_BASE + 0x3C00UL)
  623. #define TIM9_BASE (APB2PERIPH_BASE + 0x4000UL)
  624. #define TIM10_BASE (APB2PERIPH_BASE + 0x4400UL)
  625. #define TIM11_BASE (APB2PERIPH_BASE + 0x4800UL)
  626. /*!< AHB1 peripherals */
  627. #define GPIOA_BASE (AHB1PERIPH_BASE + 0x0000UL)
  628. #define GPIOB_BASE (AHB1PERIPH_BASE + 0x0400UL)
  629. #define GPIOC_BASE (AHB1PERIPH_BASE + 0x0800UL)
  630. #define GPIOD_BASE (AHB1PERIPH_BASE + 0x0C00UL)
  631. #define GPIOE_BASE (AHB1PERIPH_BASE + 0x1000UL)
  632. #define GPIOH_BASE (AHB1PERIPH_BASE + 0x1C00UL)
  633. #define CRC_BASE (AHB1PERIPH_BASE + 0x3000UL)
  634. #define RCC_BASE (AHB1PERIPH_BASE + 0x3800UL)
  635. #define FLASH_R_BASE (AHB1PERIPH_BASE + 0x3C00UL)
  636. #define DMA1_BASE (AHB1PERIPH_BASE + 0x6000UL)
  637. #define DMA1_Stream0_BASE (DMA1_BASE + 0x010UL)
  638. #define DMA1_Stream1_BASE (DMA1_BASE + 0x028UL)
  639. #define DMA1_Stream2_BASE (DMA1_BASE + 0x040UL)
  640. #define DMA1_Stream3_BASE (DMA1_BASE + 0x058UL)
  641. #define DMA1_Stream4_BASE (DMA1_BASE + 0x070UL)
  642. #define DMA1_Stream5_BASE (DMA1_BASE + 0x088UL)
  643. #define DMA1_Stream6_BASE (DMA1_BASE + 0x0A0UL)
  644. #define DMA1_Stream7_BASE (DMA1_BASE + 0x0B8UL)
  645. #define DMA2_BASE (AHB1PERIPH_BASE + 0x6400UL)
  646. #define DMA2_Stream0_BASE (DMA2_BASE + 0x010UL)
  647. #define DMA2_Stream1_BASE (DMA2_BASE + 0x028UL)
  648. #define DMA2_Stream2_BASE (DMA2_BASE + 0x040UL)
  649. #define DMA2_Stream3_BASE (DMA2_BASE + 0x058UL)
  650. #define DMA2_Stream4_BASE (DMA2_BASE + 0x070UL)
  651. #define DMA2_Stream5_BASE (DMA2_BASE + 0x088UL)
  652. #define DMA2_Stream6_BASE (DMA2_BASE + 0x0A0UL)
  653. #define DMA2_Stream7_BASE (DMA2_BASE + 0x0B8UL)
  654. /*!< Debug MCU registers base address */
  655. #define DBGMCU_BASE 0xE0042000UL
  656. /*!< USB registers base address */
  657. #define USB_OTG_FS_PERIPH_BASE 0x50000000UL
  658. #define USB_OTG_GLOBAL_BASE 0x000UL
  659. #define USB_OTG_DEVICE_BASE 0x800UL
  660. #define USB_OTG_IN_ENDPOINT_BASE 0x900UL
  661. #define USB_OTG_OUT_ENDPOINT_BASE 0xB00UL
  662. #define USB_OTG_EP_REG_SIZE 0x20UL
  663. #define USB_OTG_HOST_BASE 0x400UL
  664. #define USB_OTG_HOST_PORT_BASE 0x440UL
  665. #define USB_OTG_HOST_CHANNEL_BASE 0x500UL
  666. #define USB_OTG_HOST_CHANNEL_SIZE 0x20UL
  667. #define USB_OTG_PCGCCTL_BASE 0xE00UL
  668. #define USB_OTG_FIFO_BASE 0x1000UL
  669. #define USB_OTG_FIFO_SIZE 0x1000UL
  670. #define UID_BASE 0x1FFF7A10UL /*!< Unique device ID register base address */
  671. #define FLASHSIZE_BASE 0x1FFF7A22UL /*!< FLASH Size register base address */
  672. #define PACKAGE_BASE 0x1FFF7BF0UL /*!< Package size register base address */
  673. /**
  674. * @}
  675. */
  676. /** @addtogroup Peripheral_declaration
  677. * @{
  678. */
  679. #define TIM2 ((TIM_TypeDef *) TIM2_BASE)
  680. #define TIM3 ((TIM_TypeDef *) TIM3_BASE)
  681. #define TIM4 ((TIM_TypeDef *) TIM4_BASE)
  682. #define TIM5 ((TIM_TypeDef *) TIM5_BASE)
  683. #define RTC ((RTC_TypeDef *) RTC_BASE)
  684. #define WWDG ((WWDG_TypeDef *) WWDG_BASE)
  685. #define IWDG ((IWDG_TypeDef *) IWDG_BASE)
  686. #define I2S2ext ((SPI_TypeDef *) I2S2ext_BASE)
  687. #define SPI2 ((SPI_TypeDef *) SPI2_BASE)
  688. #define SPI3 ((SPI_TypeDef *) SPI3_BASE)
  689. #define I2S3ext ((SPI_TypeDef *) I2S3ext_BASE)
  690. #define USART2 ((USART_TypeDef *) USART2_BASE)
  691. #define I2C1 ((I2C_TypeDef *) I2C1_BASE)
  692. #define I2C2 ((I2C_TypeDef *) I2C2_BASE)
  693. #define I2C3 ((I2C_TypeDef *) I2C3_BASE)
  694. #define PWR ((PWR_TypeDef *) PWR_BASE)
  695. #define TIM1 ((TIM_TypeDef *) TIM1_BASE)
  696. #define USART1 ((USART_TypeDef *) USART1_BASE)
  697. #define USART6 ((USART_TypeDef *) USART6_BASE)
  698. #define ADC1 ((ADC_TypeDef *) ADC1_BASE)
  699. #define ADC1_COMMON ((ADC_Common_TypeDef *) ADC1_COMMON_BASE)
  700. /* Legacy define */
  701. #define ADC ADC1_COMMON
  702. #define SDIO ((SDIO_TypeDef *) SDIO_BASE)
  703. #define SPI1 ((SPI_TypeDef *) SPI1_BASE)
  704. #define SPI4 ((SPI_TypeDef *) SPI4_BASE)
  705. #define SYSCFG ((SYSCFG_TypeDef *) SYSCFG_BASE)
  706. #define EXTI ((EXTI_TypeDef *) EXTI_BASE)
  707. #define TIM9 ((TIM_TypeDef *) TIM9_BASE)
  708. #define TIM10 ((TIM_TypeDef *) TIM10_BASE)
  709. #define TIM11 ((TIM_TypeDef *) TIM11_BASE)
  710. #define GPIOA ((GPIO_TypeDef *) GPIOA_BASE)
  711. #define GPIOB ((GPIO_TypeDef *) GPIOB_BASE)
  712. #define GPIOC ((GPIO_TypeDef *) GPIOC_BASE)
  713. #define GPIOD ((GPIO_TypeDef *) GPIOD_BASE)
  714. #define GPIOE ((GPIO_TypeDef *) GPIOE_BASE)
  715. #define GPIOH ((GPIO_TypeDef *) GPIOH_BASE)
  716. #define CRC ((CRC_TypeDef *) CRC_BASE)
  717. #define RCC ((RCC_TypeDef *) RCC_BASE)
  718. #define FLASH ((FLASH_TypeDef *) FLASH_R_BASE)
  719. #define DMA1 ((DMA_TypeDef *) DMA1_BASE)
  720. #define DMA1_Stream0 ((DMA_Stream_TypeDef *) DMA1_Stream0_BASE)
  721. #define DMA1_Stream1 ((DMA_Stream_TypeDef *) DMA1_Stream1_BASE)
  722. #define DMA1_Stream2 ((DMA_Stream_TypeDef *) DMA1_Stream2_BASE)
  723. #define DMA1_Stream3 ((DMA_Stream_TypeDef *) DMA1_Stream3_BASE)
  724. #define DMA1_Stream4 ((DMA_Stream_TypeDef *) DMA1_Stream4_BASE)
  725. #define DMA1_Stream5 ((DMA_Stream_TypeDef *) DMA1_Stream5_BASE)
  726. #define DMA1_Stream6 ((DMA_Stream_TypeDef *) DMA1_Stream6_BASE)
  727. #define DMA1_Stream7 ((DMA_Stream_TypeDef *) DMA1_Stream7_BASE)
  728. #define DMA2 ((DMA_TypeDef *) DMA2_BASE)
  729. #define DMA2_Stream0 ((DMA_Stream_TypeDef *) DMA2_Stream0_BASE)
  730. #define DMA2_Stream1 ((DMA_Stream_TypeDef *) DMA2_Stream1_BASE)
  731. #define DMA2_Stream2 ((DMA_Stream_TypeDef *) DMA2_Stream2_BASE)
  732. #define DMA2_Stream3 ((DMA_Stream_TypeDef *) DMA2_Stream3_BASE)
  733. #define DMA2_Stream4 ((DMA_Stream_TypeDef *) DMA2_Stream4_BASE)
  734. #define DMA2_Stream5 ((DMA_Stream_TypeDef *) DMA2_Stream5_BASE)
  735. #define DMA2_Stream6 ((DMA_Stream_TypeDef *) DMA2_Stream6_BASE)
  736. #define DMA2_Stream7 ((DMA_Stream_TypeDef *) DMA2_Stream7_BASE)
  737. #define DBGMCU ((DBGMCU_TypeDef *) DBGMCU_BASE)
  738. #define USB_OTG_FS ((USB_OTG_GlobalTypeDef *) USB_OTG_FS_PERIPH_BASE)
  739. /**
  740. * @}
  741. */
  742. /** @addtogroup Exported_constants
  743. * @{
  744. */
  745. /** @addtogroup Peripheral_Registers_Bits_Definition
  746. * @{
  747. */
  748. /******************************************************************************/
  749. /* Peripheral Registers_Bits_Definition */
  750. /******************************************************************************/
  751. /******************************************************************************/
  752. /* */
  753. /* Analog to Digital Converter */
  754. /* */
  755. /******************************************************************************/
  756. /******************** Bit definition for ADC_SR register ********************/
  757. #define ADC_SR_AWD_Pos (0U)
  758. #define ADC_SR_AWD_Msk (0x1UL << ADC_SR_AWD_Pos) /*!< 0x00000001 */
  759. #define ADC_SR_AWD ADC_SR_AWD_Msk /*!<Analog watchdog flag */
  760. #define ADC_SR_EOC_Pos (1U)
  761. #define ADC_SR_EOC_Msk (0x1UL << ADC_SR_EOC_Pos) /*!< 0x00000002 */
  762. #define ADC_SR_EOC ADC_SR_EOC_Msk /*!<End of conversion */
  763. #define ADC_SR_JEOC_Pos (2U)
  764. #define ADC_SR_JEOC_Msk (0x1UL << ADC_SR_JEOC_Pos) /*!< 0x00000004 */
  765. #define ADC_SR_JEOC ADC_SR_JEOC_Msk /*!<Injected channel end of conversion */
  766. #define ADC_SR_JSTRT_Pos (3U)
  767. #define ADC_SR_JSTRT_Msk (0x1UL << ADC_SR_JSTRT_Pos) /*!< 0x00000008 */
  768. #define ADC_SR_JSTRT ADC_SR_JSTRT_Msk /*!<Injected channel Start flag */
  769. #define ADC_SR_STRT_Pos (4U)
  770. #define ADC_SR_STRT_Msk (0x1UL << ADC_SR_STRT_Pos) /*!< 0x00000010 */
  771. #define ADC_SR_STRT ADC_SR_STRT_Msk /*!<Regular channel Start flag */
  772. #define ADC_SR_OVR_Pos (5U)
  773. #define ADC_SR_OVR_Msk (0x1UL << ADC_SR_OVR_Pos) /*!< 0x00000020 */
  774. #define ADC_SR_OVR ADC_SR_OVR_Msk /*!<Overrun flag */
  775. /******************* Bit definition for ADC_CR1 register ********************/
  776. #define ADC_CR1_AWDCH_Pos (0U)
  777. #define ADC_CR1_AWDCH_Msk (0x1FUL << ADC_CR1_AWDCH_Pos) /*!< 0x0000001F */
  778. #define ADC_CR1_AWDCH ADC_CR1_AWDCH_Msk /*!<AWDCH[4:0] bits (Analog watchdog channel select bits) */
  779. #define ADC_CR1_AWDCH_0 (0x01UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000001 */
  780. #define ADC_CR1_AWDCH_1 (0x02UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000002 */
  781. #define ADC_CR1_AWDCH_2 (0x04UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000004 */
  782. #define ADC_CR1_AWDCH_3 (0x08UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000008 */
  783. #define ADC_CR1_AWDCH_4 (0x10UL << ADC_CR1_AWDCH_Pos) /*!< 0x00000010 */
  784. #define ADC_CR1_EOCIE_Pos (5U)
  785. #define ADC_CR1_EOCIE_Msk (0x1UL << ADC_CR1_EOCIE_Pos) /*!< 0x00000020 */
  786. #define ADC_CR1_EOCIE ADC_CR1_EOCIE_Msk /*!<Interrupt enable for EOC */
  787. #define ADC_CR1_AWDIE_Pos (6U)
  788. #define ADC_CR1_AWDIE_Msk (0x1UL << ADC_CR1_AWDIE_Pos) /*!< 0x00000040 */
  789. #define ADC_CR1_AWDIE ADC_CR1_AWDIE_Msk /*!<AAnalog Watchdog interrupt enable */
  790. #define ADC_CR1_JEOCIE_Pos (7U)
  791. #define ADC_CR1_JEOCIE_Msk (0x1UL << ADC_CR1_JEOCIE_Pos) /*!< 0x00000080 */
  792. #define ADC_CR1_JEOCIE ADC_CR1_JEOCIE_Msk /*!<Interrupt enable for injected channels */
  793. #define ADC_CR1_SCAN_Pos (8U)
  794. #define ADC_CR1_SCAN_Msk (0x1UL << ADC_CR1_SCAN_Pos) /*!< 0x00000100 */
  795. #define ADC_CR1_SCAN ADC_CR1_SCAN_Msk /*!<Scan mode */
  796. #define ADC_CR1_AWDSGL_Pos (9U)
  797. #define ADC_CR1_AWDSGL_Msk (0x1UL << ADC_CR1_AWDSGL_Pos) /*!< 0x00000200 */
  798. #define ADC_CR1_AWDSGL ADC_CR1_AWDSGL_Msk /*!<Enable the watchdog on a single channel in scan mode */
  799. #define ADC_CR1_JAUTO_Pos (10U)
  800. #define ADC_CR1_JAUTO_Msk (0x1UL << ADC_CR1_JAUTO_Pos) /*!< 0x00000400 */
  801. #define ADC_CR1_JAUTO ADC_CR1_JAUTO_Msk /*!<Automatic injected group conversion */
  802. #define ADC_CR1_DISCEN_Pos (11U)
  803. #define ADC_CR1_DISCEN_Msk (0x1UL << ADC_CR1_DISCEN_Pos) /*!< 0x00000800 */
  804. #define ADC_CR1_DISCEN ADC_CR1_DISCEN_Msk /*!<Discontinuous mode on regular channels */
  805. #define ADC_CR1_JDISCEN_Pos (12U)
  806. #define ADC_CR1_JDISCEN_Msk (0x1UL << ADC_CR1_JDISCEN_Pos) /*!< 0x00001000 */
  807. #define ADC_CR1_JDISCEN ADC_CR1_JDISCEN_Msk /*!<Discontinuous mode on injected channels */
  808. #define ADC_CR1_DISCNUM_Pos (13U)
  809. #define ADC_CR1_DISCNUM_Msk (0x7UL << ADC_CR1_DISCNUM_Pos) /*!< 0x0000E000 */
  810. #define ADC_CR1_DISCNUM ADC_CR1_DISCNUM_Msk /*!<DISCNUM[2:0] bits (Discontinuous mode channel count) */
  811. #define ADC_CR1_DISCNUM_0 (0x1UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00002000 */
  812. #define ADC_CR1_DISCNUM_1 (0x2UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00004000 */
  813. #define ADC_CR1_DISCNUM_2 (0x4UL << ADC_CR1_DISCNUM_Pos) /*!< 0x00008000 */
  814. #define ADC_CR1_JAWDEN_Pos (22U)
  815. #define ADC_CR1_JAWDEN_Msk (0x1UL << ADC_CR1_JAWDEN_Pos) /*!< 0x00400000 */
  816. #define ADC_CR1_JAWDEN ADC_CR1_JAWDEN_Msk /*!<Analog watchdog enable on injected channels */
  817. #define ADC_CR1_AWDEN_Pos (23U)
  818. #define ADC_CR1_AWDEN_Msk (0x1UL << ADC_CR1_AWDEN_Pos) /*!< 0x00800000 */
  819. #define ADC_CR1_AWDEN ADC_CR1_AWDEN_Msk /*!<Analog watchdog enable on regular channels */
  820. #define ADC_CR1_RES_Pos (24U)
  821. #define ADC_CR1_RES_Msk (0x3UL << ADC_CR1_RES_Pos) /*!< 0x03000000 */
  822. #define ADC_CR1_RES ADC_CR1_RES_Msk /*!<RES[2:0] bits (Resolution) */
  823. #define ADC_CR1_RES_0 (0x1UL << ADC_CR1_RES_Pos) /*!< 0x01000000 */
  824. #define ADC_CR1_RES_1 (0x2UL << ADC_CR1_RES_Pos) /*!< 0x02000000 */
  825. #define ADC_CR1_OVRIE_Pos (26U)
  826. #define ADC_CR1_OVRIE_Msk (0x1UL << ADC_CR1_OVRIE_Pos) /*!< 0x04000000 */
  827. #define ADC_CR1_OVRIE ADC_CR1_OVRIE_Msk /*!<overrun interrupt enable */
  828. /******************* Bit definition for ADC_CR2 register ********************/
  829. #define ADC_CR2_ADON_Pos (0U)
  830. #define ADC_CR2_ADON_Msk (0x1UL << ADC_CR2_ADON_Pos) /*!< 0x00000001 */
  831. #define ADC_CR2_ADON ADC_CR2_ADON_Msk /*!<A/D Converter ON / OFF */
  832. #define ADC_CR2_CONT_Pos (1U)
  833. #define ADC_CR2_CONT_Msk (0x1UL << ADC_CR2_CONT_Pos) /*!< 0x00000002 */
  834. #define ADC_CR2_CONT ADC_CR2_CONT_Msk /*!<Continuous Conversion */
  835. #define ADC_CR2_DMA_Pos (8U)
  836. #define ADC_CR2_DMA_Msk (0x1UL << ADC_CR2_DMA_Pos) /*!< 0x00000100 */
  837. #define ADC_CR2_DMA ADC_CR2_DMA_Msk /*!<Direct Memory access mode */
  838. #define ADC_CR2_DDS_Pos (9U)
  839. #define ADC_CR2_DDS_Msk (0x1UL << ADC_CR2_DDS_Pos) /*!< 0x00000200 */
  840. #define ADC_CR2_DDS ADC_CR2_DDS_Msk /*!<DMA disable selection (Single ADC) */
  841. #define ADC_CR2_EOCS_Pos (10U)
  842. #define ADC_CR2_EOCS_Msk (0x1UL << ADC_CR2_EOCS_Pos) /*!< 0x00000400 */
  843. #define ADC_CR2_EOCS ADC_CR2_EOCS_Msk /*!<End of conversion selection */
  844. #define ADC_CR2_ALIGN_Pos (11U)
  845. #define ADC_CR2_ALIGN_Msk (0x1UL << ADC_CR2_ALIGN_Pos) /*!< 0x00000800 */
  846. #define ADC_CR2_ALIGN ADC_CR2_ALIGN_Msk /*!<Data Alignment */
  847. #define ADC_CR2_JEXTSEL_Pos (16U)
  848. #define ADC_CR2_JEXTSEL_Msk (0xFUL << ADC_CR2_JEXTSEL_Pos) /*!< 0x000F0000 */
  849. #define ADC_CR2_JEXTSEL ADC_CR2_JEXTSEL_Msk /*!<JEXTSEL[3:0] bits (External event select for injected group) */
  850. #define ADC_CR2_JEXTSEL_0 (0x1UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00010000 */
  851. #define ADC_CR2_JEXTSEL_1 (0x2UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00020000 */
  852. #define ADC_CR2_JEXTSEL_2 (0x4UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00040000 */
  853. #define ADC_CR2_JEXTSEL_3 (0x8UL << ADC_CR2_JEXTSEL_Pos) /*!< 0x00080000 */
  854. #define ADC_CR2_JEXTEN_Pos (20U)
  855. #define ADC_CR2_JEXTEN_Msk (0x3UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00300000 */
  856. #define ADC_CR2_JEXTEN ADC_CR2_JEXTEN_Msk /*!<JEXTEN[1:0] bits (External Trigger Conversion mode for injected channelsp) */
  857. #define ADC_CR2_JEXTEN_0 (0x1UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00100000 */
  858. #define ADC_CR2_JEXTEN_1 (0x2UL << ADC_CR2_JEXTEN_Pos) /*!< 0x00200000 */
  859. #define ADC_CR2_JSWSTART_Pos (22U)
  860. #define ADC_CR2_JSWSTART_Msk (0x1UL << ADC_CR2_JSWSTART_Pos) /*!< 0x00400000 */
  861. #define ADC_CR2_JSWSTART ADC_CR2_JSWSTART_Msk /*!<Start Conversion of injected channels */
  862. #define ADC_CR2_EXTSEL_Pos (24U)
  863. #define ADC_CR2_EXTSEL_Msk (0xFUL << ADC_CR2_EXTSEL_Pos) /*!< 0x0F000000 */
  864. #define ADC_CR2_EXTSEL ADC_CR2_EXTSEL_Msk /*!<EXTSEL[3:0] bits (External Event Select for regular group) */
  865. #define ADC_CR2_EXTSEL_0 (0x1UL << ADC_CR2_EXTSEL_Pos) /*!< 0x01000000 */
  866. #define ADC_CR2_EXTSEL_1 (0x2UL << ADC_CR2_EXTSEL_Pos) /*!< 0x02000000 */
  867. #define ADC_CR2_EXTSEL_2 (0x4UL << ADC_CR2_EXTSEL_Pos) /*!< 0x04000000 */
  868. #define ADC_CR2_EXTSEL_3 (0x8UL << ADC_CR2_EXTSEL_Pos) /*!< 0x08000000 */
  869. #define ADC_CR2_EXTEN_Pos (28U)
  870. #define ADC_CR2_EXTEN_Msk (0x3UL << ADC_CR2_EXTEN_Pos) /*!< 0x30000000 */
  871. #define ADC_CR2_EXTEN ADC_CR2_EXTEN_Msk /*!<EXTEN[1:0] bits (External Trigger Conversion mode for regular channelsp) */
  872. #define ADC_CR2_EXTEN_0 (0x1UL << ADC_CR2_EXTEN_Pos) /*!< 0x10000000 */
  873. #define ADC_CR2_EXTEN_1 (0x2UL << ADC_CR2_EXTEN_Pos) /*!< 0x20000000 */
  874. #define ADC_CR2_SWSTART_Pos (30U)
  875. #define ADC_CR2_SWSTART_Msk (0x1UL << ADC_CR2_SWSTART_Pos) /*!< 0x40000000 */
  876. #define ADC_CR2_SWSTART ADC_CR2_SWSTART_Msk /*!<Start Conversion of regular channels */
  877. /****************** Bit definition for ADC_SMPR1 register *******************/
  878. #define ADC_SMPR1_SMP10_Pos (0U)
  879. #define ADC_SMPR1_SMP10_Msk (0x7UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000007 */
  880. #define ADC_SMPR1_SMP10 ADC_SMPR1_SMP10_Msk /*!<SMP10[2:0] bits (Channel 10 Sample time selection) */
  881. #define ADC_SMPR1_SMP10_0 (0x1UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000001 */
  882. #define ADC_SMPR1_SMP10_1 (0x2UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000002 */
  883. #define ADC_SMPR1_SMP10_2 (0x4UL << ADC_SMPR1_SMP10_Pos) /*!< 0x00000004 */
  884. #define ADC_SMPR1_SMP11_Pos (3U)
  885. #define ADC_SMPR1_SMP11_Msk (0x7UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000038 */
  886. #define ADC_SMPR1_SMP11 ADC_SMPR1_SMP11_Msk /*!<SMP11[2:0] bits (Channel 11 Sample time selection) */
  887. #define ADC_SMPR1_SMP11_0 (0x1UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000008 */
  888. #define ADC_SMPR1_SMP11_1 (0x2UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000010 */
  889. #define ADC_SMPR1_SMP11_2 (0x4UL << ADC_SMPR1_SMP11_Pos) /*!< 0x00000020 */
  890. #define ADC_SMPR1_SMP12_Pos (6U)
  891. #define ADC_SMPR1_SMP12_Msk (0x7UL << ADC_SMPR1_SMP12_Pos) /*!< 0x000001C0 */
  892. #define ADC_SMPR1_SMP12 ADC_SMPR1_SMP12_Msk /*!<SMP12[2:0] bits (Channel 12 Sample time selection) */
  893. #define ADC_SMPR1_SMP12_0 (0x1UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000040 */
  894. #define ADC_SMPR1_SMP12_1 (0x2UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000080 */
  895. #define ADC_SMPR1_SMP12_2 (0x4UL << ADC_SMPR1_SMP12_Pos) /*!< 0x00000100 */
  896. #define ADC_SMPR1_SMP13_Pos (9U)
  897. #define ADC_SMPR1_SMP13_Msk (0x7UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000E00 */
  898. #define ADC_SMPR1_SMP13 ADC_SMPR1_SMP13_Msk /*!<SMP13[2:0] bits (Channel 13 Sample time selection) */
  899. #define ADC_SMPR1_SMP13_0 (0x1UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000200 */
  900. #define ADC_SMPR1_SMP13_1 (0x2UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000400 */
  901. #define ADC_SMPR1_SMP13_2 (0x4UL << ADC_SMPR1_SMP13_Pos) /*!< 0x00000800 */
  902. #define ADC_SMPR1_SMP14_Pos (12U)
  903. #define ADC_SMPR1_SMP14_Msk (0x7UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00007000 */
  904. #define ADC_SMPR1_SMP14 ADC_SMPR1_SMP14_Msk /*!<SMP14[2:0] bits (Channel 14 Sample time selection) */
  905. #define ADC_SMPR1_SMP14_0 (0x1UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00001000 */
  906. #define ADC_SMPR1_SMP14_1 (0x2UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00002000 */
  907. #define ADC_SMPR1_SMP14_2 (0x4UL << ADC_SMPR1_SMP14_Pos) /*!< 0x00004000 */
  908. #define ADC_SMPR1_SMP15_Pos (15U)
  909. #define ADC_SMPR1_SMP15_Msk (0x7UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00038000 */
  910. #define ADC_SMPR1_SMP15 ADC_SMPR1_SMP15_Msk /*!<SMP15[2:0] bits (Channel 15 Sample time selection) */
  911. #define ADC_SMPR1_SMP15_0 (0x1UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00008000 */
  912. #define ADC_SMPR1_SMP15_1 (0x2UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00010000 */
  913. #define ADC_SMPR1_SMP15_2 (0x4UL << ADC_SMPR1_SMP15_Pos) /*!< 0x00020000 */
  914. #define ADC_SMPR1_SMP16_Pos (18U)
  915. #define ADC_SMPR1_SMP16_Msk (0x7UL << ADC_SMPR1_SMP16_Pos) /*!< 0x001C0000 */
  916. #define ADC_SMPR1_SMP16 ADC_SMPR1_SMP16_Msk /*!<SMP16[2:0] bits (Channel 16 Sample time selection) */
  917. #define ADC_SMPR1_SMP16_0 (0x1UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00040000 */
  918. #define ADC_SMPR1_SMP16_1 (0x2UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00080000 */
  919. #define ADC_SMPR1_SMP16_2 (0x4UL << ADC_SMPR1_SMP16_Pos) /*!< 0x00100000 */
  920. #define ADC_SMPR1_SMP17_Pos (21U)
  921. #define ADC_SMPR1_SMP17_Msk (0x7UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00E00000 */
  922. #define ADC_SMPR1_SMP17 ADC_SMPR1_SMP17_Msk /*!<SMP17[2:0] bits (Channel 17 Sample time selection) */
  923. #define ADC_SMPR1_SMP17_0 (0x1UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00200000 */
  924. #define ADC_SMPR1_SMP17_1 (0x2UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00400000 */
  925. #define ADC_SMPR1_SMP17_2 (0x4UL << ADC_SMPR1_SMP17_Pos) /*!< 0x00800000 */
  926. #define ADC_SMPR1_SMP18_Pos (24U)
  927. #define ADC_SMPR1_SMP18_Msk (0x7UL << ADC_SMPR1_SMP18_Pos) /*!< 0x07000000 */
  928. #define ADC_SMPR1_SMP18 ADC_SMPR1_SMP18_Msk /*!<SMP18[2:0] bits (Channel 18 Sample time selection) */
  929. #define ADC_SMPR1_SMP18_0 (0x1UL << ADC_SMPR1_SMP18_Pos) /*!< 0x01000000 */
  930. #define ADC_SMPR1_SMP18_1 (0x2UL << ADC_SMPR1_SMP18_Pos) /*!< 0x02000000 */
  931. #define ADC_SMPR1_SMP18_2 (0x4UL << ADC_SMPR1_SMP18_Pos) /*!< 0x04000000 */
  932. /****************** Bit definition for ADC_SMPR2 register *******************/
  933. #define ADC_SMPR2_SMP0_Pos (0U)
  934. #define ADC_SMPR2_SMP0_Msk (0x7UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000007 */
  935. #define ADC_SMPR2_SMP0 ADC_SMPR2_SMP0_Msk /*!<SMP0[2:0] bits (Channel 0 Sample time selection) */
  936. #define ADC_SMPR2_SMP0_0 (0x1UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000001 */
  937. #define ADC_SMPR2_SMP0_1 (0x2UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000002 */
  938. #define ADC_SMPR2_SMP0_2 (0x4UL << ADC_SMPR2_SMP0_Pos) /*!< 0x00000004 */
  939. #define ADC_SMPR2_SMP1_Pos (3U)
  940. #define ADC_SMPR2_SMP1_Msk (0x7UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000038 */
  941. #define ADC_SMPR2_SMP1 ADC_SMPR2_SMP1_Msk /*!<SMP1[2:0] bits (Channel 1 Sample time selection) */
  942. #define ADC_SMPR2_SMP1_0 (0x1UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000008 */
  943. #define ADC_SMPR2_SMP1_1 (0x2UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000010 */
  944. #define ADC_SMPR2_SMP1_2 (0x4UL << ADC_SMPR2_SMP1_Pos) /*!< 0x00000020 */
  945. #define ADC_SMPR2_SMP2_Pos (6U)
  946. #define ADC_SMPR2_SMP2_Msk (0x7UL << ADC_SMPR2_SMP2_Pos) /*!< 0x000001C0 */
  947. #define ADC_SMPR2_SMP2 ADC_SMPR2_SMP2_Msk /*!<SMP2[2:0] bits (Channel 2 Sample time selection) */
  948. #define ADC_SMPR2_SMP2_0 (0x1UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000040 */
  949. #define ADC_SMPR2_SMP2_1 (0x2UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000080 */
  950. #define ADC_SMPR2_SMP2_2 (0x4UL << ADC_SMPR2_SMP2_Pos) /*!< 0x00000100 */
  951. #define ADC_SMPR2_SMP3_Pos (9U)
  952. #define ADC_SMPR2_SMP3_Msk (0x7UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000E00 */
  953. #define ADC_SMPR2_SMP3 ADC_SMPR2_SMP3_Msk /*!<SMP3[2:0] bits (Channel 3 Sample time selection) */
  954. #define ADC_SMPR2_SMP3_0 (0x1UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000200 */
  955. #define ADC_SMPR2_SMP3_1 (0x2UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000400 */
  956. #define ADC_SMPR2_SMP3_2 (0x4UL << ADC_SMPR2_SMP3_Pos) /*!< 0x00000800 */
  957. #define ADC_SMPR2_SMP4_Pos (12U)
  958. #define ADC_SMPR2_SMP4_Msk (0x7UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00007000 */
  959. #define ADC_SMPR2_SMP4 ADC_SMPR2_SMP4_Msk /*!<SMP4[2:0] bits (Channel 4 Sample time selection) */
  960. #define ADC_SMPR2_SMP4_0 (0x1UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00001000 */
  961. #define ADC_SMPR2_SMP4_1 (0x2UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00002000 */
  962. #define ADC_SMPR2_SMP4_2 (0x4UL << ADC_SMPR2_SMP4_Pos) /*!< 0x00004000 */
  963. #define ADC_SMPR2_SMP5_Pos (15U)
  964. #define ADC_SMPR2_SMP5_Msk (0x7UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00038000 */
  965. #define ADC_SMPR2_SMP5 ADC_SMPR2_SMP5_Msk /*!<SMP5[2:0] bits (Channel 5 Sample time selection) */
  966. #define ADC_SMPR2_SMP5_0 (0x1UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00008000 */
  967. #define ADC_SMPR2_SMP5_1 (0x2UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00010000 */
  968. #define ADC_SMPR2_SMP5_2 (0x4UL << ADC_SMPR2_SMP5_Pos) /*!< 0x00020000 */
  969. #define ADC_SMPR2_SMP6_Pos (18U)
  970. #define ADC_SMPR2_SMP6_Msk (0x7UL << ADC_SMPR2_SMP6_Pos) /*!< 0x001C0000 */
  971. #define ADC_SMPR2_SMP6 ADC_SMPR2_SMP6_Msk /*!<SMP6[2:0] bits (Channel 6 Sample time selection) */
  972. #define ADC_SMPR2_SMP6_0 (0x1UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00040000 */
  973. #define ADC_SMPR2_SMP6_1 (0x2UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00080000 */
  974. #define ADC_SMPR2_SMP6_2 (0x4UL << ADC_SMPR2_SMP6_Pos) /*!< 0x00100000 */
  975. #define ADC_SMPR2_SMP7_Pos (21U)
  976. #define ADC_SMPR2_SMP7_Msk (0x7UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00E00000 */
  977. #define ADC_SMPR2_SMP7 ADC_SMPR2_SMP7_Msk /*!<SMP7[2:0] bits (Channel 7 Sample time selection) */
  978. #define ADC_SMPR2_SMP7_0 (0x1UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00200000 */
  979. #define ADC_SMPR2_SMP7_1 (0x2UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00400000 */
  980. #define ADC_SMPR2_SMP7_2 (0x4UL << ADC_SMPR2_SMP7_Pos) /*!< 0x00800000 */
  981. #define ADC_SMPR2_SMP8_Pos (24U)
  982. #define ADC_SMPR2_SMP8_Msk (0x7UL << ADC_SMPR2_SMP8_Pos) /*!< 0x07000000 */
  983. #define ADC_SMPR2_SMP8 ADC_SMPR2_SMP8_Msk /*!<SMP8[2:0] bits (Channel 8 Sample time selection) */
  984. #define ADC_SMPR2_SMP8_0 (0x1UL << ADC_SMPR2_SMP8_Pos) /*!< 0x01000000 */
  985. #define ADC_SMPR2_SMP8_1 (0x2UL << ADC_SMPR2_SMP8_Pos) /*!< 0x02000000 */
  986. #define ADC_SMPR2_SMP8_2 (0x4UL << ADC_SMPR2_SMP8_Pos) /*!< 0x04000000 */
  987. #define ADC_SMPR2_SMP9_Pos (27U)
  988. #define ADC_SMPR2_SMP9_Msk (0x7UL << ADC_SMPR2_SMP9_Pos) /*!< 0x38000000 */
  989. #define ADC_SMPR2_SMP9 ADC_SMPR2_SMP9_Msk /*!<SMP9[2:0] bits (Channel 9 Sample time selection) */
  990. #define ADC_SMPR2_SMP9_0 (0x1UL << ADC_SMPR2_SMP9_Pos) /*!< 0x08000000 */
  991. #define ADC_SMPR2_SMP9_1 (0x2UL << ADC_SMPR2_SMP9_Pos) /*!< 0x10000000 */
  992. #define ADC_SMPR2_SMP9_2 (0x4UL << ADC_SMPR2_SMP9_Pos) /*!< 0x20000000 */
  993. /****************** Bit definition for ADC_JOFR1 register *******************/
  994. #define ADC_JOFR1_JOFFSET1_Pos (0U)
  995. #define ADC_JOFR1_JOFFSET1_Msk (0xFFFUL << ADC_JOFR1_JOFFSET1_Pos) /*!< 0x00000FFF */
  996. #define ADC_JOFR1_JOFFSET1 ADC_JOFR1_JOFFSET1_Msk /*!<Data offset for injected channel 1 */
  997. /****************** Bit definition for ADC_JOFR2 register *******************/
  998. #define ADC_JOFR2_JOFFSET2_Pos (0U)
  999. #define ADC_JOFR2_JOFFSET2_Msk (0xFFFUL << ADC_JOFR2_JOFFSET2_Pos) /*!< 0x00000FFF */
  1000. #define ADC_JOFR2_JOFFSET2 ADC_JOFR2_JOFFSET2_Msk /*!<Data offset for injected channel 2 */
  1001. /****************** Bit definition for ADC_JOFR3 register *******************/
  1002. #define ADC_JOFR3_JOFFSET3_Pos (0U)
  1003. #define ADC_JOFR3_JOFFSET3_Msk (0xFFFUL << ADC_JOFR3_JOFFSET3_Pos) /*!< 0x00000FFF */
  1004. #define ADC_JOFR3_JOFFSET3 ADC_JOFR3_JOFFSET3_Msk /*!<Data offset for injected channel 3 */
  1005. /****************** Bit definition for ADC_JOFR4 register *******************/
  1006. #define ADC_JOFR4_JOFFSET4_Pos (0U)
  1007. #define ADC_JOFR4_JOFFSET4_Msk (0xFFFUL << ADC_JOFR4_JOFFSET4_Pos) /*!< 0x00000FFF */
  1008. #define ADC_JOFR4_JOFFSET4 ADC_JOFR4_JOFFSET4_Msk /*!<Data offset for injected channel 4 */
  1009. /******************* Bit definition for ADC_HTR register ********************/
  1010. #define ADC_HTR_HT_Pos (0U)
  1011. #define ADC_HTR_HT_Msk (0xFFFUL << ADC_HTR_HT_Pos) /*!< 0x00000FFF */
  1012. #define ADC_HTR_HT ADC_HTR_HT_Msk /*!<Analog watchdog high threshold */
  1013. /******************* Bit definition for ADC_LTR register ********************/
  1014. #define ADC_LTR_LT_Pos (0U)
  1015. #define ADC_LTR_LT_Msk (0xFFFUL << ADC_LTR_LT_Pos) /*!< 0x00000FFF */
  1016. #define ADC_LTR_LT ADC_LTR_LT_Msk /*!<Analog watchdog low threshold */
  1017. /******************* Bit definition for ADC_SQR1 register *******************/
  1018. #define ADC_SQR1_SQ13_Pos (0U)
  1019. #define ADC_SQR1_SQ13_Msk (0x1FUL << ADC_SQR1_SQ13_Pos) /*!< 0x0000001F */
  1020. #define ADC_SQR1_SQ13 ADC_SQR1_SQ13_Msk /*!<SQ13[4:0] bits (13th conversion in regular sequence) */
  1021. #define ADC_SQR1_SQ13_0 (0x01UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000001 */
  1022. #define ADC_SQR1_SQ13_1 (0x02UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000002 */
  1023. #define ADC_SQR1_SQ13_2 (0x04UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000004 */
  1024. #define ADC_SQR1_SQ13_3 (0x08UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000008 */
  1025. #define ADC_SQR1_SQ13_4 (0x10UL << ADC_SQR1_SQ13_Pos) /*!< 0x00000010 */
  1026. #define ADC_SQR1_SQ14_Pos (5U)
  1027. #define ADC_SQR1_SQ14_Msk (0x1FUL << ADC_SQR1_SQ14_Pos) /*!< 0x000003E0 */
  1028. #define ADC_SQR1_SQ14 ADC_SQR1_SQ14_Msk /*!<SQ14[4:0] bits (14th conversion in regular sequence) */
  1029. #define ADC_SQR1_SQ14_0 (0x01UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000020 */
  1030. #define ADC_SQR1_SQ14_1 (0x02UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000040 */
  1031. #define ADC_SQR1_SQ14_2 (0x04UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000080 */
  1032. #define ADC_SQR1_SQ14_3 (0x08UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000100 */
  1033. #define ADC_SQR1_SQ14_4 (0x10UL << ADC_SQR1_SQ14_Pos) /*!< 0x00000200 */
  1034. #define ADC_SQR1_SQ15_Pos (10U)
  1035. #define ADC_SQR1_SQ15_Msk (0x1FUL << ADC_SQR1_SQ15_Pos) /*!< 0x00007C00 */
  1036. #define ADC_SQR1_SQ15 ADC_SQR1_SQ15_Msk /*!<SQ15[4:0] bits (15th conversion in regular sequence) */
  1037. #define ADC_SQR1_SQ15_0 (0x01UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000400 */
  1038. #define ADC_SQR1_SQ15_1 (0x02UL << ADC_SQR1_SQ15_Pos) /*!< 0x00000800 */
  1039. #define ADC_SQR1_SQ15_2 (0x04UL << ADC_SQR1_SQ15_Pos) /*!< 0x00001000 */
  1040. #define ADC_SQR1_SQ15_3 (0x08UL << ADC_SQR1_SQ15_Pos) /*!< 0x00002000 */
  1041. #define ADC_SQR1_SQ15_4 (0x10UL << ADC_SQR1_SQ15_Pos) /*!< 0x00004000 */
  1042. #define ADC_SQR1_SQ16_Pos (15U)
  1043. #define ADC_SQR1_SQ16_Msk (0x1FUL << ADC_SQR1_SQ16_Pos) /*!< 0x000F8000 */
  1044. #define ADC_SQR1_SQ16 ADC_SQR1_SQ16_Msk /*!<SQ16[4:0] bits (16th conversion in regular sequence) */
  1045. #define ADC_SQR1_SQ16_0 (0x01UL << ADC_SQR1_SQ16_Pos) /*!< 0x00008000 */
  1046. #define ADC_SQR1_SQ16_1 (0x02UL << ADC_SQR1_SQ16_Pos) /*!< 0x00010000 */
  1047. #define ADC_SQR1_SQ16_2 (0x04UL << ADC_SQR1_SQ16_Pos) /*!< 0x00020000 */
  1048. #define ADC_SQR1_SQ16_3 (0x08UL << ADC_SQR1_SQ16_Pos) /*!< 0x00040000 */
  1049. #define ADC_SQR1_SQ16_4 (0x10UL << ADC_SQR1_SQ16_Pos) /*!< 0x00080000 */
  1050. #define ADC_SQR1_L_Pos (20U)
  1051. #define ADC_SQR1_L_Msk (0xFUL << ADC_SQR1_L_Pos) /*!< 0x00F00000 */
  1052. #define ADC_SQR1_L ADC_SQR1_L_Msk /*!<L[3:0] bits (Regular channel sequence length) */
  1053. #define ADC_SQR1_L_0 (0x1UL << ADC_SQR1_L_Pos) /*!< 0x00100000 */
  1054. #define ADC_SQR1_L_1 (0x2UL << ADC_SQR1_L_Pos) /*!< 0x00200000 */
  1055. #define ADC_SQR1_L_2 (0x4UL << ADC_SQR1_L_Pos) /*!< 0x00400000 */
  1056. #define ADC_SQR1_L_3 (0x8UL << ADC_SQR1_L_Pos) /*!< 0x00800000 */
  1057. /******************* Bit definition for ADC_SQR2 register *******************/
  1058. #define ADC_SQR2_SQ7_Pos (0U)
  1059. #define ADC_SQR2_SQ7_Msk (0x1FUL << ADC_SQR2_SQ7_Pos) /*!< 0x0000001F */
  1060. #define ADC_SQR2_SQ7 ADC_SQR2_SQ7_Msk /*!<SQ7[4:0] bits (7th conversion in regular sequence) */
  1061. #define ADC_SQR2_SQ7_0 (0x01UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000001 */
  1062. #define ADC_SQR2_SQ7_1 (0x02UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000002 */
  1063. #define ADC_SQR2_SQ7_2 (0x04UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000004 */
  1064. #define ADC_SQR2_SQ7_3 (0x08UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000008 */
  1065. #define ADC_SQR2_SQ7_4 (0x10UL << ADC_SQR2_SQ7_Pos) /*!< 0x00000010 */
  1066. #define ADC_SQR2_SQ8_Pos (5U)
  1067. #define ADC_SQR2_SQ8_Msk (0x1FUL << ADC_SQR2_SQ8_Pos) /*!< 0x000003E0 */
  1068. #define ADC_SQR2_SQ8 ADC_SQR2_SQ8_Msk /*!<SQ8[4:0] bits (8th conversion in regular sequence) */
  1069. #define ADC_SQR2_SQ8_0 (0x01UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000020 */
  1070. #define ADC_SQR2_SQ8_1 (0x02UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000040 */
  1071. #define ADC_SQR2_SQ8_2 (0x04UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000080 */
  1072. #define ADC_SQR2_SQ8_3 (0x08UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000100 */
  1073. #define ADC_SQR2_SQ8_4 (0x10UL << ADC_SQR2_SQ8_Pos) /*!< 0x00000200 */
  1074. #define ADC_SQR2_SQ9_Pos (10U)
  1075. #define ADC_SQR2_SQ9_Msk (0x1FUL << ADC_SQR2_SQ9_Pos) /*!< 0x00007C00 */
  1076. #define ADC_SQR2_SQ9 ADC_SQR2_SQ9_Msk /*!<SQ9[4:0] bits (9th conversion in regular sequence) */
  1077. #define ADC_SQR2_SQ9_0 (0x01UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000400 */
  1078. #define ADC_SQR2_SQ9_1 (0x02UL << ADC_SQR2_SQ9_Pos) /*!< 0x00000800 */
  1079. #define ADC_SQR2_SQ9_2 (0x04UL << ADC_SQR2_SQ9_Pos) /*!< 0x00001000 */
  1080. #define ADC_SQR2_SQ9_3 (0x08UL << ADC_SQR2_SQ9_Pos) /*!< 0x00002000 */
  1081. #define ADC_SQR2_SQ9_4 (0x10UL << ADC_SQR2_SQ9_Pos) /*!< 0x00004000 */
  1082. #define ADC_SQR2_SQ10_Pos (15U)
  1083. #define ADC_SQR2_SQ10_Msk (0x1FUL << ADC_SQR2_SQ10_Pos) /*!< 0x000F8000 */
  1084. #define ADC_SQR2_SQ10 ADC_SQR2_SQ10_Msk /*!<SQ10[4:0] bits (10th conversion in regular sequence) */
  1085. #define ADC_SQR2_SQ10_0 (0x01UL << ADC_SQR2_SQ10_Pos) /*!< 0x00008000 */
  1086. #define ADC_SQR2_SQ10_1 (0x02UL << ADC_SQR2_SQ10_Pos) /*!< 0x00010000 */
  1087. #define ADC_SQR2_SQ10_2 (0x04UL << ADC_SQR2_SQ10_Pos) /*!< 0x00020000 */
  1088. #define ADC_SQR2_SQ10_3 (0x08UL << ADC_SQR2_SQ10_Pos) /*!< 0x00040000 */
  1089. #define ADC_SQR2_SQ10_4 (0x10UL << ADC_SQR2_SQ10_Pos) /*!< 0x00080000 */
  1090. #define ADC_SQR2_SQ11_Pos (20U)
  1091. #define ADC_SQR2_SQ11_Msk (0x1FUL << ADC_SQR2_SQ11_Pos) /*!< 0x01F00000 */
  1092. #define ADC_SQR2_SQ11 ADC_SQR2_SQ11_Msk /*!<SQ11[4:0] bits (11th conversion in regular sequence) */
  1093. #define ADC_SQR2_SQ11_0 (0x01UL << ADC_SQR2_SQ11_Pos) /*!< 0x00100000 */
  1094. #define ADC_SQR2_SQ11_1 (0x02UL << ADC_SQR2_SQ11_Pos) /*!< 0x00200000 */
  1095. #define ADC_SQR2_SQ11_2 (0x04UL << ADC_SQR2_SQ11_Pos) /*!< 0x00400000 */
  1096. #define ADC_SQR2_SQ11_3 (0x08UL << ADC_SQR2_SQ11_Pos) /*!< 0x00800000 */
  1097. #define ADC_SQR2_SQ11_4 (0x10UL << ADC_SQR2_SQ11_Pos) /*!< 0x01000000 */
  1098. #define ADC_SQR2_SQ12_Pos (25U)
  1099. #define ADC_SQR2_SQ12_Msk (0x1FUL << ADC_SQR2_SQ12_Pos) /*!< 0x3E000000 */
  1100. #define ADC_SQR2_SQ12 ADC_SQR2_SQ12_Msk /*!<SQ12[4:0] bits (12th conversion in regular sequence) */
  1101. #define ADC_SQR2_SQ12_0 (0x01UL << ADC_SQR2_SQ12_Pos) /*!< 0x02000000 */
  1102. #define ADC_SQR2_SQ12_1 (0x02UL << ADC_SQR2_SQ12_Pos) /*!< 0x04000000 */
  1103. #define ADC_SQR2_SQ12_2 (0x04UL << ADC_SQR2_SQ12_Pos) /*!< 0x08000000 */
  1104. #define ADC_SQR2_SQ12_3 (0x08UL << ADC_SQR2_SQ12_Pos) /*!< 0x10000000 */
  1105. #define ADC_SQR2_SQ12_4 (0x10UL << ADC_SQR2_SQ12_Pos) /*!< 0x20000000 */
  1106. /******************* Bit definition for ADC_SQR3 register *******************/
  1107. #define ADC_SQR3_SQ1_Pos (0U)
  1108. #define ADC_SQR3_SQ1_Msk (0x1FUL << ADC_SQR3_SQ1_Pos) /*!< 0x0000001F */
  1109. #define ADC_SQR3_SQ1 ADC_SQR3_SQ1_Msk /*!<SQ1[4:0] bits (1st conversion in regular sequence) */
  1110. #define ADC_SQR3_SQ1_0 (0x01UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000001 */
  1111. #define ADC_SQR3_SQ1_1 (0x02UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000002 */
  1112. #define ADC_SQR3_SQ1_2 (0x04UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000004 */
  1113. #define ADC_SQR3_SQ1_3 (0x08UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000008 */
  1114. #define ADC_SQR3_SQ1_4 (0x10UL << ADC_SQR3_SQ1_Pos) /*!< 0x00000010 */
  1115. #define ADC_SQR3_SQ2_Pos (5U)
  1116. #define ADC_SQR3_SQ2_Msk (0x1FUL << ADC_SQR3_SQ2_Pos) /*!< 0x000003E0 */
  1117. #define ADC_SQR3_SQ2 ADC_SQR3_SQ2_Msk /*!<SQ2[4:0] bits (2nd conversion in regular sequence) */
  1118. #define ADC_SQR3_SQ2_0 (0x01UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000020 */
  1119. #define ADC_SQR3_SQ2_1 (0x02UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000040 */
  1120. #define ADC_SQR3_SQ2_2 (0x04UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000080 */
  1121. #define ADC_SQR3_SQ2_3 (0x08UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000100 */
  1122. #define ADC_SQR3_SQ2_4 (0x10UL << ADC_SQR3_SQ2_Pos) /*!< 0x00000200 */
  1123. #define ADC_SQR3_SQ3_Pos (10U)
  1124. #define ADC_SQR3_SQ3_Msk (0x1FUL << ADC_SQR3_SQ3_Pos) /*!< 0x00007C00 */
  1125. #define ADC_SQR3_SQ3 ADC_SQR3_SQ3_Msk /*!<SQ3[4:0] bits (3rd conversion in regular sequence) */
  1126. #define ADC_SQR3_SQ3_0 (0x01UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000400 */
  1127. #define ADC_SQR3_SQ3_1 (0x02UL << ADC_SQR3_SQ3_Pos) /*!< 0x00000800 */
  1128. #define ADC_SQR3_SQ3_2 (0x04UL << ADC_SQR3_SQ3_Pos) /*!< 0x00001000 */
  1129. #define ADC_SQR3_SQ3_3 (0x08UL << ADC_SQR3_SQ3_Pos) /*!< 0x00002000 */
  1130. #define ADC_SQR3_SQ3_4 (0x10UL << ADC_SQR3_SQ3_Pos) /*!< 0x00004000 */
  1131. #define ADC_SQR3_SQ4_Pos (15U)
  1132. #define ADC_SQR3_SQ4_Msk (0x1FUL << ADC_SQR3_SQ4_Pos) /*!< 0x000F8000 */
  1133. #define ADC_SQR3_SQ4 ADC_SQR3_SQ4_Msk /*!<SQ4[4:0] bits (4th conversion in regular sequence) */
  1134. #define ADC_SQR3_SQ4_0 (0x01UL << ADC_SQR3_SQ4_Pos) /*!< 0x00008000 */
  1135. #define ADC_SQR3_SQ4_1 (0x02UL << ADC_SQR3_SQ4_Pos) /*!< 0x00010000 */
  1136. #define ADC_SQR3_SQ4_2 (0x04UL << ADC_SQR3_SQ4_Pos) /*!< 0x00020000 */
  1137. #define ADC_SQR3_SQ4_3 (0x08UL << ADC_SQR3_SQ4_Pos) /*!< 0x00040000 */
  1138. #define ADC_SQR3_SQ4_4 (0x10UL << ADC_SQR3_SQ4_Pos) /*!< 0x00080000 */
  1139. #define ADC_SQR3_SQ5_Pos (20U)
  1140. #define ADC_SQR3_SQ5_Msk (0x1FUL << ADC_SQR3_SQ5_Pos) /*!< 0x01F00000 */
  1141. #define ADC_SQR3_SQ5 ADC_SQR3_SQ5_Msk /*!<SQ5[4:0] bits (5th conversion in regular sequence) */
  1142. #define ADC_SQR3_SQ5_0 (0x01UL << ADC_SQR3_SQ5_Pos) /*!< 0x00100000 */
  1143. #define ADC_SQR3_SQ5_1 (0x02UL << ADC_SQR3_SQ5_Pos) /*!< 0x00200000 */
  1144. #define ADC_SQR3_SQ5_2 (0x04UL << ADC_SQR3_SQ5_Pos) /*!< 0x00400000 */
  1145. #define ADC_SQR3_SQ5_3 (0x08UL << ADC_SQR3_SQ5_Pos) /*!< 0x00800000 */
  1146. #define ADC_SQR3_SQ5_4 (0x10UL << ADC_SQR3_SQ5_Pos) /*!< 0x01000000 */
  1147. #define ADC_SQR3_SQ6_Pos (25U)
  1148. #define ADC_SQR3_SQ6_Msk (0x1FUL << ADC_SQR3_SQ6_Pos) /*!< 0x3E000000 */
  1149. #define ADC_SQR3_SQ6 ADC_SQR3_SQ6_Msk /*!<SQ6[4:0] bits (6th conversion in regular sequence) */
  1150. #define ADC_SQR3_SQ6_0 (0x01UL << ADC_SQR3_SQ6_Pos) /*!< 0x02000000 */
  1151. #define ADC_SQR3_SQ6_1 (0x02UL << ADC_SQR3_SQ6_Pos) /*!< 0x04000000 */
  1152. #define ADC_SQR3_SQ6_2 (0x04UL << ADC_SQR3_SQ6_Pos) /*!< 0x08000000 */
  1153. #define ADC_SQR3_SQ6_3 (0x08UL << ADC_SQR3_SQ6_Pos) /*!< 0x10000000 */
  1154. #define ADC_SQR3_SQ6_4 (0x10UL << ADC_SQR3_SQ6_Pos) /*!< 0x20000000 */
  1155. /******************* Bit definition for ADC_JSQR register *******************/
  1156. #define ADC_JSQR_JSQ1_Pos (0U)
  1157. #define ADC_JSQR_JSQ1_Msk (0x1FUL << ADC_JSQR_JSQ1_Pos) /*!< 0x0000001F */
  1158. #define ADC_JSQR_JSQ1 ADC_JSQR_JSQ1_Msk /*!<JSQ1[4:0] bits (1st conversion in injected sequence) */
  1159. #define ADC_JSQR_JSQ1_0 (0x01UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000001 */
  1160. #define ADC_JSQR_JSQ1_1 (0x02UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000002 */
  1161. #define ADC_JSQR_JSQ1_2 (0x04UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000004 */
  1162. #define ADC_JSQR_JSQ1_3 (0x08UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000008 */
  1163. #define ADC_JSQR_JSQ1_4 (0x10UL << ADC_JSQR_JSQ1_Pos) /*!< 0x00000010 */
  1164. #define ADC_JSQR_JSQ2_Pos (5U)
  1165. #define ADC_JSQR_JSQ2_Msk (0x1FUL << ADC_JSQR_JSQ2_Pos) /*!< 0x000003E0 */
  1166. #define ADC_JSQR_JSQ2 ADC_JSQR_JSQ2_Msk /*!<JSQ2[4:0] bits (2nd conversion in injected sequence) */
  1167. #define ADC_JSQR_JSQ2_0 (0x01UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000020 */
  1168. #define ADC_JSQR_JSQ2_1 (0x02UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000040 */
  1169. #define ADC_JSQR_JSQ2_2 (0x04UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000080 */
  1170. #define ADC_JSQR_JSQ2_3 (0x08UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000100 */
  1171. #define ADC_JSQR_JSQ2_4 (0x10UL << ADC_JSQR_JSQ2_Pos) /*!< 0x00000200 */
  1172. #define ADC_JSQR_JSQ3_Pos (10U)
  1173. #define ADC_JSQR_JSQ3_Msk (0x1FUL << ADC_JSQR_JSQ3_Pos) /*!< 0x00007C00 */
  1174. #define ADC_JSQR_JSQ3 ADC_JSQR_JSQ3_Msk /*!<JSQ3[4:0] bits (3rd conversion in injected sequence) */
  1175. #define ADC_JSQR_JSQ3_0 (0x01UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000400 */
  1176. #define ADC_JSQR_JSQ3_1 (0x02UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00000800 */
  1177. #define ADC_JSQR_JSQ3_2 (0x04UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00001000 */
  1178. #define ADC_JSQR_JSQ3_3 (0x08UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00002000 */
  1179. #define ADC_JSQR_JSQ3_4 (0x10UL << ADC_JSQR_JSQ3_Pos) /*!< 0x00004000 */
  1180. #define ADC_JSQR_JSQ4_Pos (15U)
  1181. #define ADC_JSQR_JSQ4_Msk (0x1FUL << ADC_JSQR_JSQ4_Pos) /*!< 0x000F8000 */
  1182. #define ADC_JSQR_JSQ4 ADC_JSQR_JSQ4_Msk /*!<JSQ4[4:0] bits (4th conversion in injected sequence) */
  1183. #define ADC_JSQR_JSQ4_0 (0x01UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00008000 */
  1184. #define ADC_JSQR_JSQ4_1 (0x02UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00010000 */
  1185. #define ADC_JSQR_JSQ4_2 (0x04UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00020000 */
  1186. #define ADC_JSQR_JSQ4_3 (0x08UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00040000 */
  1187. #define ADC_JSQR_JSQ4_4 (0x10UL << ADC_JSQR_JSQ4_Pos) /*!< 0x00080000 */
  1188. #define ADC_JSQR_JL_Pos (20U)
  1189. #define ADC_JSQR_JL_Msk (0x3UL << ADC_JSQR_JL_Pos) /*!< 0x00300000 */
  1190. #define ADC_JSQR_JL ADC_JSQR_JL_Msk /*!<JL[1:0] bits (Injected Sequence length) */
  1191. #define ADC_JSQR_JL_0 (0x1UL << ADC_JSQR_JL_Pos) /*!< 0x00100000 */
  1192. #define ADC_JSQR_JL_1 (0x2UL << ADC_JSQR_JL_Pos) /*!< 0x00200000 */
  1193. /******************* Bit definition for ADC_JDR1 register *******************/
  1194. #define ADC_JDR1_JDATA_Pos (0U)
  1195. #define ADC_JDR1_JDATA_Msk (0xFFFFUL << ADC_JDR1_JDATA_Pos) /*!< 0x0000FFFF */
  1196. #define ADC_JDR1_JDATA ADC_JDR1_JDATA_Msk /*!<Injected data */
  1197. /******************* Bit definition for ADC_JDR2 register *******************/
  1198. #define ADC_JDR2_JDATA_Pos (0U)
  1199. #define ADC_JDR2_JDATA_Msk (0xFFFFUL << ADC_JDR2_JDATA_Pos) /*!< 0x0000FFFF */
  1200. #define ADC_JDR2_JDATA ADC_JDR2_JDATA_Msk /*!<Injected data */
  1201. /******************* Bit definition for ADC_JDR3 register *******************/
  1202. #define ADC_JDR3_JDATA_Pos (0U)
  1203. #define ADC_JDR3_JDATA_Msk (0xFFFFUL << ADC_JDR3_JDATA_Pos) /*!< 0x0000FFFF */
  1204. #define ADC_JDR3_JDATA ADC_JDR3_JDATA_Msk /*!<Injected data */
  1205. /******************* Bit definition for ADC_JDR4 register *******************/
  1206. #define ADC_JDR4_JDATA_Pos (0U)
  1207. #define ADC_JDR4_JDATA_Msk (0xFFFFUL << ADC_JDR4_JDATA_Pos) /*!< 0x0000FFFF */
  1208. #define ADC_JDR4_JDATA ADC_JDR4_JDATA_Msk /*!<Injected data */
  1209. /******************** Bit definition for ADC_DR register ********************/
  1210. #define ADC_DR_DATA_Pos (0U)
  1211. #define ADC_DR_DATA_Msk (0xFFFFUL << ADC_DR_DATA_Pos) /*!< 0x0000FFFF */
  1212. #define ADC_DR_DATA ADC_DR_DATA_Msk /*!<Regular data */
  1213. #define ADC_DR_ADC2DATA_Pos (16U)
  1214. #define ADC_DR_ADC2DATA_Msk (0xFFFFUL << ADC_DR_ADC2DATA_Pos) /*!< 0xFFFF0000 */
  1215. #define ADC_DR_ADC2DATA ADC_DR_ADC2DATA_Msk /*!<ADC2 data */
  1216. /******************* Bit definition for ADC_CSR register ********************/
  1217. #define ADC_CSR_AWD1_Pos (0U)
  1218. #define ADC_CSR_AWD1_Msk (0x1UL << ADC_CSR_AWD1_Pos) /*!< 0x00000001 */
  1219. #define ADC_CSR_AWD1 ADC_CSR_AWD1_Msk /*!<ADC1 Analog watchdog flag */
  1220. #define ADC_CSR_EOC1_Pos (1U)
  1221. #define ADC_CSR_EOC1_Msk (0x1UL << ADC_CSR_EOC1_Pos) /*!< 0x00000002 */
  1222. #define ADC_CSR_EOC1 ADC_CSR_EOC1_Msk /*!<ADC1 End of conversion */
  1223. #define ADC_CSR_JEOC1_Pos (2U)
  1224. #define ADC_CSR_JEOC1_Msk (0x1UL << ADC_CSR_JEOC1_Pos) /*!< 0x00000004 */
  1225. #define ADC_CSR_JEOC1 ADC_CSR_JEOC1_Msk /*!<ADC1 Injected channel end of conversion */
  1226. #define ADC_CSR_JSTRT1_Pos (3U)
  1227. #define ADC_CSR_JSTRT1_Msk (0x1UL << ADC_CSR_JSTRT1_Pos) /*!< 0x00000008 */
  1228. #define ADC_CSR_JSTRT1 ADC_CSR_JSTRT1_Msk /*!<ADC1 Injected channel Start flag */
  1229. #define ADC_CSR_STRT1_Pos (4U)
  1230. #define ADC_CSR_STRT1_Msk (0x1UL << ADC_CSR_STRT1_Pos) /*!< 0x00000010 */
  1231. #define ADC_CSR_STRT1 ADC_CSR_STRT1_Msk /*!<ADC1 Regular channel Start flag */
  1232. #define ADC_CSR_OVR1_Pos (5U)
  1233. #define ADC_CSR_OVR1_Msk (0x1UL << ADC_CSR_OVR1_Pos) /*!< 0x00000020 */
  1234. #define ADC_CSR_OVR1 ADC_CSR_OVR1_Msk /*!<ADC1 DMA overrun flag */
  1235. /* Legacy defines */
  1236. #define ADC_CSR_DOVR1 ADC_CSR_OVR1
  1237. /******************* Bit definition for ADC_CCR register ********************/
  1238. #define ADC_CCR_MULTI_Pos (0U)
  1239. #define ADC_CCR_MULTI_Msk (0x1FUL << ADC_CCR_MULTI_Pos) /*!< 0x0000001F */
  1240. #define ADC_CCR_MULTI ADC_CCR_MULTI_Msk /*!<MULTI[4:0] bits (Multi-ADC mode selection) */
  1241. #define ADC_CCR_MULTI_0 (0x01UL << ADC_CCR_MULTI_Pos) /*!< 0x00000001 */
  1242. #define ADC_CCR_MULTI_1 (0x02UL << ADC_CCR_MULTI_Pos) /*!< 0x00000002 */
  1243. #define ADC_CCR_MULTI_2 (0x04UL << ADC_CCR_MULTI_Pos) /*!< 0x00000004 */
  1244. #define ADC_CCR_MULTI_3 (0x08UL << ADC_CCR_MULTI_Pos) /*!< 0x00000008 */
  1245. #define ADC_CCR_MULTI_4 (0x10UL << ADC_CCR_MULTI_Pos) /*!< 0x00000010 */
  1246. #define ADC_CCR_DELAY_Pos (8U)
  1247. #define ADC_CCR_DELAY_Msk (0xFUL << ADC_CCR_DELAY_Pos) /*!< 0x00000F00 */
  1248. #define ADC_CCR_DELAY ADC_CCR_DELAY_Msk /*!<DELAY[3:0] bits (Delay between 2 sampling phases) */
  1249. #define ADC_CCR_DELAY_0 (0x1UL << ADC_CCR_DELAY_Pos) /*!< 0x00000100 */
  1250. #define ADC_CCR_DELAY_1 (0x2UL << ADC_CCR_DELAY_Pos) /*!< 0x00000200 */
  1251. #define ADC_CCR_DELAY_2 (0x4UL << ADC_CCR_DELAY_Pos) /*!< 0x00000400 */
  1252. #define ADC_CCR_DELAY_3 (0x8UL << ADC_CCR_DELAY_Pos) /*!< 0x00000800 */
  1253. #define ADC_CCR_DDS_Pos (13U)
  1254. #define ADC_CCR_DDS_Msk (0x1UL << ADC_CCR_DDS_Pos) /*!< 0x00002000 */
  1255. #define ADC_CCR_DDS ADC_CCR_DDS_Msk /*!<DMA disable selection (Multi-ADC mode) */
  1256. #define ADC_CCR_DMA_Pos (14U)
  1257. #define ADC_CCR_DMA_Msk (0x3UL << ADC_CCR_DMA_Pos) /*!< 0x0000C000 */
  1258. #define ADC_CCR_DMA ADC_CCR_DMA_Msk /*!<DMA[1:0] bits (Direct Memory Access mode for multimode) */
  1259. #define ADC_CCR_DMA_0 (0x1UL << ADC_CCR_DMA_Pos) /*!< 0x00004000 */
  1260. #define ADC_CCR_DMA_1 (0x2UL << ADC_CCR_DMA_Pos) /*!< 0x00008000 */
  1261. #define ADC_CCR_ADCPRE_Pos (16U)
  1262. #define ADC_CCR_ADCPRE_Msk (0x3UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00030000 */
  1263. #define ADC_CCR_ADCPRE ADC_CCR_ADCPRE_Msk /*!<ADCPRE[1:0] bits (ADC prescaler) */
  1264. #define ADC_CCR_ADCPRE_0 (0x1UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00010000 */
  1265. #define ADC_CCR_ADCPRE_1 (0x2UL << ADC_CCR_ADCPRE_Pos) /*!< 0x00020000 */
  1266. #define ADC_CCR_VBATE_Pos (22U)
  1267. #define ADC_CCR_VBATE_Msk (0x1UL << ADC_CCR_VBATE_Pos) /*!< 0x00400000 */
  1268. #define ADC_CCR_VBATE ADC_CCR_VBATE_Msk /*!<VBAT Enable */
  1269. #define ADC_CCR_TSVREFE_Pos (23U)
  1270. #define ADC_CCR_TSVREFE_Msk (0x1UL << ADC_CCR_TSVREFE_Pos) /*!< 0x00800000 */
  1271. #define ADC_CCR_TSVREFE ADC_CCR_TSVREFE_Msk /*!<Temperature Sensor and VREFINT Enable */
  1272. /******************* Bit definition for ADC_CDR register ********************/
  1273. #define ADC_CDR_DATA1_Pos (0U)
  1274. #define ADC_CDR_DATA1_Msk (0xFFFFUL << ADC_CDR_DATA1_Pos) /*!< 0x0000FFFF */
  1275. #define ADC_CDR_DATA1 ADC_CDR_DATA1_Msk /*!<1st data of a pair of regular conversions */
  1276. #define ADC_CDR_DATA2_Pos (16U)
  1277. #define ADC_CDR_DATA2_Msk (0xFFFFUL << ADC_CDR_DATA2_Pos) /*!< 0xFFFF0000 */
  1278. #define ADC_CDR_DATA2 ADC_CDR_DATA2_Msk /*!<2nd data of a pair of regular conversions */
  1279. /* Legacy defines */
  1280. #define ADC_CDR_RDATA_MST ADC_CDR_DATA1
  1281. #define ADC_CDR_RDATA_SLV ADC_CDR_DATA2
  1282. /******************************************************************************/
  1283. /* */
  1284. /* CRC calculation unit */
  1285. /* */
  1286. /******************************************************************************/
  1287. /******************* Bit definition for CRC_DR register *********************/
  1288. #define CRC_DR_DR_Pos (0U)
  1289. #define CRC_DR_DR_Msk (0xFFFFFFFFUL << CRC_DR_DR_Pos) /*!< 0xFFFFFFFF */
  1290. #define CRC_DR_DR CRC_DR_DR_Msk /*!< Data register bits */
  1291. /******************* Bit definition for CRC_IDR register ********************/
  1292. #define CRC_IDR_IDR_Pos (0U)
  1293. #define CRC_IDR_IDR_Msk (0xFFUL << CRC_IDR_IDR_Pos) /*!< 0x000000FF */
  1294. #define CRC_IDR_IDR CRC_IDR_IDR_Msk /*!< General-purpose 8-bit data register bits */
  1295. /******************** Bit definition for CRC_CR register ********************/
  1296. #define CRC_CR_RESET_Pos (0U)
  1297. #define CRC_CR_RESET_Msk (0x1UL << CRC_CR_RESET_Pos) /*!< 0x00000001 */
  1298. #define CRC_CR_RESET CRC_CR_RESET_Msk /*!< RESET bit */
  1299. /******************************************************************************/
  1300. /* */
  1301. /* DMA Controller */
  1302. /* */
  1303. /******************************************************************************/
  1304. /******************** Bits definition for DMA_SxCR register *****************/
  1305. #define DMA_SxCR_CHSEL_Pos (25U)
  1306. #define DMA_SxCR_CHSEL_Msk (0x7UL << DMA_SxCR_CHSEL_Pos) /*!< 0x0E000000 */
  1307. #define DMA_SxCR_CHSEL DMA_SxCR_CHSEL_Msk
  1308. #define DMA_SxCR_CHSEL_0 0x02000000U
  1309. #define DMA_SxCR_CHSEL_1 0x04000000U
  1310. #define DMA_SxCR_CHSEL_2 0x08000000U
  1311. #define DMA_SxCR_MBURST_Pos (23U)
  1312. #define DMA_SxCR_MBURST_Msk (0x3UL << DMA_SxCR_MBURST_Pos) /*!< 0x01800000 */
  1313. #define DMA_SxCR_MBURST DMA_SxCR_MBURST_Msk
  1314. #define DMA_SxCR_MBURST_0 (0x1UL << DMA_SxCR_MBURST_Pos) /*!< 0x00800000 */
  1315. #define DMA_SxCR_MBURST_1 (0x2UL << DMA_SxCR_MBURST_Pos) /*!< 0x01000000 */
  1316. #define DMA_SxCR_PBURST_Pos (21U)
  1317. #define DMA_SxCR_PBURST_Msk (0x3UL << DMA_SxCR_PBURST_Pos) /*!< 0x00600000 */
  1318. #define DMA_SxCR_PBURST DMA_SxCR_PBURST_Msk
  1319. #define DMA_SxCR_PBURST_0 (0x1UL << DMA_SxCR_PBURST_Pos) /*!< 0x00200000 */
  1320. #define DMA_SxCR_PBURST_1 (0x2UL << DMA_SxCR_PBURST_Pos) /*!< 0x00400000 */
  1321. #define DMA_SxCR_CT_Pos (19U)
  1322. #define DMA_SxCR_CT_Msk (0x1UL << DMA_SxCR_CT_Pos) /*!< 0x00080000 */
  1323. #define DMA_SxCR_CT DMA_SxCR_CT_Msk
  1324. #define DMA_SxCR_DBM_Pos (18U)
  1325. #define DMA_SxCR_DBM_Msk (0x1UL << DMA_SxCR_DBM_Pos) /*!< 0x00040000 */
  1326. #define DMA_SxCR_DBM DMA_SxCR_DBM_Msk
  1327. #define DMA_SxCR_PL_Pos (16U)
  1328. #define DMA_SxCR_PL_Msk (0x3UL << DMA_SxCR_PL_Pos) /*!< 0x00030000 */
  1329. #define DMA_SxCR_PL DMA_SxCR_PL_Msk
  1330. #define DMA_SxCR_PL_0 (0x1UL << DMA_SxCR_PL_Pos) /*!< 0x00010000 */
  1331. #define DMA_SxCR_PL_1 (0x2UL << DMA_SxCR_PL_Pos) /*!< 0x00020000 */
  1332. #define DMA_SxCR_PINCOS_Pos (15U)
  1333. #define DMA_SxCR_PINCOS_Msk (0x1UL << DMA_SxCR_PINCOS_Pos) /*!< 0x00008000 */
  1334. #define DMA_SxCR_PINCOS DMA_SxCR_PINCOS_Msk
  1335. #define DMA_SxCR_MSIZE_Pos (13U)
  1336. #define DMA_SxCR_MSIZE_Msk (0x3UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00006000 */
  1337. #define DMA_SxCR_MSIZE DMA_SxCR_MSIZE_Msk
  1338. #define DMA_SxCR_MSIZE_0 (0x1UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00002000 */
  1339. #define DMA_SxCR_MSIZE_1 (0x2UL << DMA_SxCR_MSIZE_Pos) /*!< 0x00004000 */
  1340. #define DMA_SxCR_PSIZE_Pos (11U)
  1341. #define DMA_SxCR_PSIZE_Msk (0x3UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001800 */
  1342. #define DMA_SxCR_PSIZE DMA_SxCR_PSIZE_Msk
  1343. #define DMA_SxCR_PSIZE_0 (0x1UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00000800 */
  1344. #define DMA_SxCR_PSIZE_1 (0x2UL << DMA_SxCR_PSIZE_Pos) /*!< 0x00001000 */
  1345. #define DMA_SxCR_MINC_Pos (10U)
  1346. #define DMA_SxCR_MINC_Msk (0x1UL << DMA_SxCR_MINC_Pos) /*!< 0x00000400 */
  1347. #define DMA_SxCR_MINC DMA_SxCR_MINC_Msk
  1348. #define DMA_SxCR_PINC_Pos (9U)
  1349. #define DMA_SxCR_PINC_Msk (0x1UL << DMA_SxCR_PINC_Pos) /*!< 0x00000200 */
  1350. #define DMA_SxCR_PINC DMA_SxCR_PINC_Msk
  1351. #define DMA_SxCR_CIRC_Pos (8U)
  1352. #define DMA_SxCR_CIRC_Msk (0x1UL << DMA_SxCR_CIRC_Pos) /*!< 0x00000100 */
  1353. #define DMA_SxCR_CIRC DMA_SxCR_CIRC_Msk
  1354. #define DMA_SxCR_DIR_Pos (6U)
  1355. #define DMA_SxCR_DIR_Msk (0x3UL << DMA_SxCR_DIR_Pos) /*!< 0x000000C0 */
  1356. #define DMA_SxCR_DIR DMA_SxCR_DIR_Msk
  1357. #define DMA_SxCR_DIR_0 (0x1UL << DMA_SxCR_DIR_Pos) /*!< 0x00000040 */
  1358. #define DMA_SxCR_DIR_1 (0x2UL << DMA_SxCR_DIR_Pos) /*!< 0x00000080 */
  1359. #define DMA_SxCR_PFCTRL_Pos (5U)
  1360. #define DMA_SxCR_PFCTRL_Msk (0x1UL << DMA_SxCR_PFCTRL_Pos) /*!< 0x00000020 */
  1361. #define DMA_SxCR_PFCTRL DMA_SxCR_PFCTRL_Msk
  1362. #define DMA_SxCR_TCIE_Pos (4U)
  1363. #define DMA_SxCR_TCIE_Msk (0x1UL << DMA_SxCR_TCIE_Pos) /*!< 0x00000010 */
  1364. #define DMA_SxCR_TCIE DMA_SxCR_TCIE_Msk
  1365. #define DMA_SxCR_HTIE_Pos (3U)
  1366. #define DMA_SxCR_HTIE_Msk (0x1UL << DMA_SxCR_HTIE_Pos) /*!< 0x00000008 */
  1367. #define DMA_SxCR_HTIE DMA_SxCR_HTIE_Msk
  1368. #define DMA_SxCR_TEIE_Pos (2U)
  1369. #define DMA_SxCR_TEIE_Msk (0x1UL << DMA_SxCR_TEIE_Pos) /*!< 0x00000004 */
  1370. #define DMA_SxCR_TEIE DMA_SxCR_TEIE_Msk
  1371. #define DMA_SxCR_DMEIE_Pos (1U)
  1372. #define DMA_SxCR_DMEIE_Msk (0x1UL << DMA_SxCR_DMEIE_Pos) /*!< 0x00000002 */
  1373. #define DMA_SxCR_DMEIE DMA_SxCR_DMEIE_Msk
  1374. #define DMA_SxCR_EN_Pos (0U)
  1375. #define DMA_SxCR_EN_Msk (0x1UL << DMA_SxCR_EN_Pos) /*!< 0x00000001 */
  1376. #define DMA_SxCR_EN DMA_SxCR_EN_Msk
  1377. /* Legacy defines */
  1378. #define DMA_SxCR_ACK_Pos (20U)
  1379. #define DMA_SxCR_ACK_Msk (0x1UL << DMA_SxCR_ACK_Pos) /*!< 0x00100000 */
  1380. #define DMA_SxCR_ACK DMA_SxCR_ACK_Msk
  1381. /******************** Bits definition for DMA_SxCNDTR register **************/
  1382. #define DMA_SxNDT_Pos (0U)
  1383. #define DMA_SxNDT_Msk (0xFFFFUL << DMA_SxNDT_Pos) /*!< 0x0000FFFF */
  1384. #define DMA_SxNDT DMA_SxNDT_Msk
  1385. #define DMA_SxNDT_0 (0x0001UL << DMA_SxNDT_Pos) /*!< 0x00000001 */
  1386. #define DMA_SxNDT_1 (0x0002UL << DMA_SxNDT_Pos) /*!< 0x00000002 */
  1387. #define DMA_SxNDT_2 (0x0004UL << DMA_SxNDT_Pos) /*!< 0x00000004 */
  1388. #define DMA_SxNDT_3 (0x0008UL << DMA_SxNDT_Pos) /*!< 0x00000008 */
  1389. #define DMA_SxNDT_4 (0x0010UL << DMA_SxNDT_Pos) /*!< 0x00000010 */
  1390. #define DMA_SxNDT_5 (0x0020UL << DMA_SxNDT_Pos) /*!< 0x00000020 */
  1391. #define DMA_SxNDT_6 (0x0040UL << DMA_SxNDT_Pos) /*!< 0x00000040 */
  1392. #define DMA_SxNDT_7 (0x0080UL << DMA_SxNDT_Pos) /*!< 0x00000080 */
  1393. #define DMA_SxNDT_8 (0x0100UL << DMA_SxNDT_Pos) /*!< 0x00000100 */
  1394. #define DMA_SxNDT_9 (0x0200UL << DMA_SxNDT_Pos) /*!< 0x00000200 */
  1395. #define DMA_SxNDT_10 (0x0400UL << DMA_SxNDT_Pos) /*!< 0x00000400 */
  1396. #define DMA_SxNDT_11 (0x0800UL << DMA_SxNDT_Pos) /*!< 0x00000800 */
  1397. #define DMA_SxNDT_12 (0x1000UL << DMA_SxNDT_Pos) /*!< 0x00001000 */
  1398. #define DMA_SxNDT_13 (0x2000UL << DMA_SxNDT_Pos) /*!< 0x00002000 */
  1399. #define DMA_SxNDT_14 (0x4000UL << DMA_SxNDT_Pos) /*!< 0x00004000 */
  1400. #define DMA_SxNDT_15 (0x8000UL << DMA_SxNDT_Pos) /*!< 0x00008000 */
  1401. /******************** Bits definition for DMA_SxFCR register ****************/
  1402. #define DMA_SxFCR_FEIE_Pos (7U)
  1403. #define DMA_SxFCR_FEIE_Msk (0x1UL << DMA_SxFCR_FEIE_Pos) /*!< 0x00000080 */
  1404. #define DMA_SxFCR_FEIE DMA_SxFCR_FEIE_Msk
  1405. #define DMA_SxFCR_FS_Pos (3U)
  1406. #define DMA_SxFCR_FS_Msk (0x7UL << DMA_SxFCR_FS_Pos) /*!< 0x00000038 */
  1407. #define DMA_SxFCR_FS DMA_SxFCR_FS_Msk
  1408. #define DMA_SxFCR_FS_0 (0x1UL << DMA_SxFCR_FS_Pos) /*!< 0x00000008 */
  1409. #define DMA_SxFCR_FS_1 (0x2UL << DMA_SxFCR_FS_Pos) /*!< 0x00000010 */
  1410. #define DMA_SxFCR_FS_2 (0x4UL << DMA_SxFCR_FS_Pos) /*!< 0x00000020 */
  1411. #define DMA_SxFCR_DMDIS_Pos (2U)
  1412. #define DMA_SxFCR_DMDIS_Msk (0x1UL << DMA_SxFCR_DMDIS_Pos) /*!< 0x00000004 */
  1413. #define DMA_SxFCR_DMDIS DMA_SxFCR_DMDIS_Msk
  1414. #define DMA_SxFCR_FTH_Pos (0U)
  1415. #define DMA_SxFCR_FTH_Msk (0x3UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000003 */
  1416. #define DMA_SxFCR_FTH DMA_SxFCR_FTH_Msk
  1417. #define DMA_SxFCR_FTH_0 (0x1UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000001 */
  1418. #define DMA_SxFCR_FTH_1 (0x2UL << DMA_SxFCR_FTH_Pos) /*!< 0x00000002 */
  1419. /******************** Bits definition for DMA_LISR register *****************/
  1420. #define DMA_LISR_TCIF3_Pos (27U)
  1421. #define DMA_LISR_TCIF3_Msk (0x1UL << DMA_LISR_TCIF3_Pos) /*!< 0x08000000 */
  1422. #define DMA_LISR_TCIF3 DMA_LISR_TCIF3_Msk
  1423. #define DMA_LISR_HTIF3_Pos (26U)
  1424. #define DMA_LISR_HTIF3_Msk (0x1UL << DMA_LISR_HTIF3_Pos) /*!< 0x04000000 */
  1425. #define DMA_LISR_HTIF3 DMA_LISR_HTIF3_Msk
  1426. #define DMA_LISR_TEIF3_Pos (25U)
  1427. #define DMA_LISR_TEIF3_Msk (0x1UL << DMA_LISR_TEIF3_Pos) /*!< 0x02000000 */
  1428. #define DMA_LISR_TEIF3 DMA_LISR_TEIF3_Msk
  1429. #define DMA_LISR_DMEIF3_Pos (24U)
  1430. #define DMA_LISR_DMEIF3_Msk (0x1UL << DMA_LISR_DMEIF3_Pos) /*!< 0x01000000 */
  1431. #define DMA_LISR_DMEIF3 DMA_LISR_DMEIF3_Msk
  1432. #define DMA_LISR_FEIF3_Pos (22U)
  1433. #define DMA_LISR_FEIF3_Msk (0x1UL << DMA_LISR_FEIF3_Pos) /*!< 0x00400000 */
  1434. #define DMA_LISR_FEIF3 DMA_LISR_FEIF3_Msk
  1435. #define DMA_LISR_TCIF2_Pos (21U)
  1436. #define DMA_LISR_TCIF2_Msk (0x1UL << DMA_LISR_TCIF2_Pos) /*!< 0x00200000 */
  1437. #define DMA_LISR_TCIF2 DMA_LISR_TCIF2_Msk
  1438. #define DMA_LISR_HTIF2_Pos (20U)
  1439. #define DMA_LISR_HTIF2_Msk (0x1UL << DMA_LISR_HTIF2_Pos) /*!< 0x00100000 */
  1440. #define DMA_LISR_HTIF2 DMA_LISR_HTIF2_Msk
  1441. #define DMA_LISR_TEIF2_Pos (19U)
  1442. #define DMA_LISR_TEIF2_Msk (0x1UL << DMA_LISR_TEIF2_Pos) /*!< 0x00080000 */
  1443. #define DMA_LISR_TEIF2 DMA_LISR_TEIF2_Msk
  1444. #define DMA_LISR_DMEIF2_Pos (18U)
  1445. #define DMA_LISR_DMEIF2_Msk (0x1UL << DMA_LISR_DMEIF2_Pos) /*!< 0x00040000 */
  1446. #define DMA_LISR_DMEIF2 DMA_LISR_DMEIF2_Msk
  1447. #define DMA_LISR_FEIF2_Pos (16U)
  1448. #define DMA_LISR_FEIF2_Msk (0x1UL << DMA_LISR_FEIF2_Pos) /*!< 0x00010000 */
  1449. #define DMA_LISR_FEIF2 DMA_LISR_FEIF2_Msk
  1450. #define DMA_LISR_TCIF1_Pos (11U)
  1451. #define DMA_LISR_TCIF1_Msk (0x1UL << DMA_LISR_TCIF1_Pos) /*!< 0x00000800 */
  1452. #define DMA_LISR_TCIF1 DMA_LISR_TCIF1_Msk
  1453. #define DMA_LISR_HTIF1_Pos (10U)
  1454. #define DMA_LISR_HTIF1_Msk (0x1UL << DMA_LISR_HTIF1_Pos) /*!< 0x00000400 */
  1455. #define DMA_LISR_HTIF1 DMA_LISR_HTIF1_Msk
  1456. #define DMA_LISR_TEIF1_Pos (9U)
  1457. #define DMA_LISR_TEIF1_Msk (0x1UL << DMA_LISR_TEIF1_Pos) /*!< 0x00000200 */
  1458. #define DMA_LISR_TEIF1 DMA_LISR_TEIF1_Msk
  1459. #define DMA_LISR_DMEIF1_Pos (8U)
  1460. #define DMA_LISR_DMEIF1_Msk (0x1UL << DMA_LISR_DMEIF1_Pos) /*!< 0x00000100 */
  1461. #define DMA_LISR_DMEIF1 DMA_LISR_DMEIF1_Msk
  1462. #define DMA_LISR_FEIF1_Pos (6U)
  1463. #define DMA_LISR_FEIF1_Msk (0x1UL << DMA_LISR_FEIF1_Pos) /*!< 0x00000040 */
  1464. #define DMA_LISR_FEIF1 DMA_LISR_FEIF1_Msk
  1465. #define DMA_LISR_TCIF0_Pos (5U)
  1466. #define DMA_LISR_TCIF0_Msk (0x1UL << DMA_LISR_TCIF0_Pos) /*!< 0x00000020 */
  1467. #define DMA_LISR_TCIF0 DMA_LISR_TCIF0_Msk
  1468. #define DMA_LISR_HTIF0_Pos (4U)
  1469. #define DMA_LISR_HTIF0_Msk (0x1UL << DMA_LISR_HTIF0_Pos) /*!< 0x00000010 */
  1470. #define DMA_LISR_HTIF0 DMA_LISR_HTIF0_Msk
  1471. #define DMA_LISR_TEIF0_Pos (3U)
  1472. #define DMA_LISR_TEIF0_Msk (0x1UL << DMA_LISR_TEIF0_Pos) /*!< 0x00000008 */
  1473. #define DMA_LISR_TEIF0 DMA_LISR_TEIF0_Msk
  1474. #define DMA_LISR_DMEIF0_Pos (2U)
  1475. #define DMA_LISR_DMEIF0_Msk (0x1UL << DMA_LISR_DMEIF0_Pos) /*!< 0x00000004 */
  1476. #define DMA_LISR_DMEIF0 DMA_LISR_DMEIF0_Msk
  1477. #define DMA_LISR_FEIF0_Pos (0U)
  1478. #define DMA_LISR_FEIF0_Msk (0x1UL << DMA_LISR_FEIF0_Pos) /*!< 0x00000001 */
  1479. #define DMA_LISR_FEIF0 DMA_LISR_FEIF0_Msk
  1480. /******************** Bits definition for DMA_HISR register *****************/
  1481. #define DMA_HISR_TCIF7_Pos (27U)
  1482. #define DMA_HISR_TCIF7_Msk (0x1UL << DMA_HISR_TCIF7_Pos) /*!< 0x08000000 */
  1483. #define DMA_HISR_TCIF7 DMA_HISR_TCIF7_Msk
  1484. #define DMA_HISR_HTIF7_Pos (26U)
  1485. #define DMA_HISR_HTIF7_Msk (0x1UL << DMA_HISR_HTIF7_Pos) /*!< 0x04000000 */
  1486. #define DMA_HISR_HTIF7 DMA_HISR_HTIF7_Msk
  1487. #define DMA_HISR_TEIF7_Pos (25U)
  1488. #define DMA_HISR_TEIF7_Msk (0x1UL << DMA_HISR_TEIF7_Pos) /*!< 0x02000000 */
  1489. #define DMA_HISR_TEIF7 DMA_HISR_TEIF7_Msk
  1490. #define DMA_HISR_DMEIF7_Pos (24U)
  1491. #define DMA_HISR_DMEIF7_Msk (0x1UL << DMA_HISR_DMEIF7_Pos) /*!< 0x01000000 */
  1492. #define DMA_HISR_DMEIF7 DMA_HISR_DMEIF7_Msk
  1493. #define DMA_HISR_FEIF7_Pos (22U)
  1494. #define DMA_HISR_FEIF7_Msk (0x1UL << DMA_HISR_FEIF7_Pos) /*!< 0x00400000 */
  1495. #define DMA_HISR_FEIF7 DMA_HISR_FEIF7_Msk
  1496. #define DMA_HISR_TCIF6_Pos (21U)
  1497. #define DMA_HISR_TCIF6_Msk (0x1UL << DMA_HISR_TCIF6_Pos) /*!< 0x00200000 */
  1498. #define DMA_HISR_TCIF6 DMA_HISR_TCIF6_Msk
  1499. #define DMA_HISR_HTIF6_Pos (20U)
  1500. #define DMA_HISR_HTIF6_Msk (0x1UL << DMA_HISR_HTIF6_Pos) /*!< 0x00100000 */
  1501. #define DMA_HISR_HTIF6 DMA_HISR_HTIF6_Msk
  1502. #define DMA_HISR_TEIF6_Pos (19U)
  1503. #define DMA_HISR_TEIF6_Msk (0x1UL << DMA_HISR_TEIF6_Pos) /*!< 0x00080000 */
  1504. #define DMA_HISR_TEIF6 DMA_HISR_TEIF6_Msk
  1505. #define DMA_HISR_DMEIF6_Pos (18U)
  1506. #define DMA_HISR_DMEIF6_Msk (0x1UL << DMA_HISR_DMEIF6_Pos) /*!< 0x00040000 */
  1507. #define DMA_HISR_DMEIF6 DMA_HISR_DMEIF6_Msk
  1508. #define DMA_HISR_FEIF6_Pos (16U)
  1509. #define DMA_HISR_FEIF6_Msk (0x1UL << DMA_HISR_FEIF6_Pos) /*!< 0x00010000 */
  1510. #define DMA_HISR_FEIF6 DMA_HISR_FEIF6_Msk
  1511. #define DMA_HISR_TCIF5_Pos (11U)
  1512. #define DMA_HISR_TCIF5_Msk (0x1UL << DMA_HISR_TCIF5_Pos) /*!< 0x00000800 */
  1513. #define DMA_HISR_TCIF5 DMA_HISR_TCIF5_Msk
  1514. #define DMA_HISR_HTIF5_Pos (10U)
  1515. #define DMA_HISR_HTIF5_Msk (0x1UL << DMA_HISR_HTIF5_Pos) /*!< 0x00000400 */
  1516. #define DMA_HISR_HTIF5 DMA_HISR_HTIF5_Msk
  1517. #define DMA_HISR_TEIF5_Pos (9U)
  1518. #define DMA_HISR_TEIF5_Msk (0x1UL << DMA_HISR_TEIF5_Pos) /*!< 0x00000200 */
  1519. #define DMA_HISR_TEIF5 DMA_HISR_TEIF5_Msk
  1520. #define DMA_HISR_DMEIF5_Pos (8U)
  1521. #define DMA_HISR_DMEIF5_Msk (0x1UL << DMA_HISR_DMEIF5_Pos) /*!< 0x00000100 */
  1522. #define DMA_HISR_DMEIF5 DMA_HISR_DMEIF5_Msk
  1523. #define DMA_HISR_FEIF5_Pos (6U)
  1524. #define DMA_HISR_FEIF5_Msk (0x1UL << DMA_HISR_FEIF5_Pos) /*!< 0x00000040 */
  1525. #define DMA_HISR_FEIF5 DMA_HISR_FEIF5_Msk
  1526. #define DMA_HISR_TCIF4_Pos (5U)
  1527. #define DMA_HISR_TCIF4_Msk (0x1UL << DMA_HISR_TCIF4_Pos) /*!< 0x00000020 */
  1528. #define DMA_HISR_TCIF4 DMA_HISR_TCIF4_Msk
  1529. #define DMA_HISR_HTIF4_Pos (4U)
  1530. #define DMA_HISR_HTIF4_Msk (0x1UL << DMA_HISR_HTIF4_Pos) /*!< 0x00000010 */
  1531. #define DMA_HISR_HTIF4 DMA_HISR_HTIF4_Msk
  1532. #define DMA_HISR_TEIF4_Pos (3U)
  1533. #define DMA_HISR_TEIF4_Msk (0x1UL << DMA_HISR_TEIF4_Pos) /*!< 0x00000008 */
  1534. #define DMA_HISR_TEIF4 DMA_HISR_TEIF4_Msk
  1535. #define DMA_HISR_DMEIF4_Pos (2U)
  1536. #define DMA_HISR_DMEIF4_Msk (0x1UL << DMA_HISR_DMEIF4_Pos) /*!< 0x00000004 */
  1537. #define DMA_HISR_DMEIF4 DMA_HISR_DMEIF4_Msk
  1538. #define DMA_HISR_FEIF4_Pos (0U)
  1539. #define DMA_HISR_FEIF4_Msk (0x1UL << DMA_HISR_FEIF4_Pos) /*!< 0x00000001 */
  1540. #define DMA_HISR_FEIF4 DMA_HISR_FEIF4_Msk
  1541. /******************** Bits definition for DMA_LIFCR register ****************/
  1542. #define DMA_LIFCR_CTCIF3_Pos (27U)
  1543. #define DMA_LIFCR_CTCIF3_Msk (0x1UL << DMA_LIFCR_CTCIF3_Pos) /*!< 0x08000000 */
  1544. #define DMA_LIFCR_CTCIF3 DMA_LIFCR_CTCIF3_Msk
  1545. #define DMA_LIFCR_CHTIF3_Pos (26U)
  1546. #define DMA_LIFCR_CHTIF3_Msk (0x1UL << DMA_LIFCR_CHTIF3_Pos) /*!< 0x04000000 */
  1547. #define DMA_LIFCR_CHTIF3 DMA_LIFCR_CHTIF3_Msk
  1548. #define DMA_LIFCR_CTEIF3_Pos (25U)
  1549. #define DMA_LIFCR_CTEIF3_Msk (0x1UL << DMA_LIFCR_CTEIF3_Pos) /*!< 0x02000000 */
  1550. #define DMA_LIFCR_CTEIF3 DMA_LIFCR_CTEIF3_Msk
  1551. #define DMA_LIFCR_CDMEIF3_Pos (24U)
  1552. #define DMA_LIFCR_CDMEIF3_Msk (0x1UL << DMA_LIFCR_CDMEIF3_Pos) /*!< 0x01000000 */
  1553. #define DMA_LIFCR_CDMEIF3 DMA_LIFCR_CDMEIF3_Msk
  1554. #define DMA_LIFCR_CFEIF3_Pos (22U)
  1555. #define DMA_LIFCR_CFEIF3_Msk (0x1UL << DMA_LIFCR_CFEIF3_Pos) /*!< 0x00400000 */
  1556. #define DMA_LIFCR_CFEIF3 DMA_LIFCR_CFEIF3_Msk
  1557. #define DMA_LIFCR_CTCIF2_Pos (21U)
  1558. #define DMA_LIFCR_CTCIF2_Msk (0x1UL << DMA_LIFCR_CTCIF2_Pos) /*!< 0x00200000 */
  1559. #define DMA_LIFCR_CTCIF2 DMA_LIFCR_CTCIF2_Msk
  1560. #define DMA_LIFCR_CHTIF2_Pos (20U)
  1561. #define DMA_LIFCR_CHTIF2_Msk (0x1UL << DMA_LIFCR_CHTIF2_Pos) /*!< 0x00100000 */
  1562. #define DMA_LIFCR_CHTIF2 DMA_LIFCR_CHTIF2_Msk
  1563. #define DMA_LIFCR_CTEIF2_Pos (19U)
  1564. #define DMA_LIFCR_CTEIF2_Msk (0x1UL << DMA_LIFCR_CTEIF2_Pos) /*!< 0x00080000 */
  1565. #define DMA_LIFCR_CTEIF2 DMA_LIFCR_CTEIF2_Msk
  1566. #define DMA_LIFCR_CDMEIF2_Pos (18U)
  1567. #define DMA_LIFCR_CDMEIF2_Msk (0x1UL << DMA_LIFCR_CDMEIF2_Pos) /*!< 0x00040000 */
  1568. #define DMA_LIFCR_CDMEIF2 DMA_LIFCR_CDMEIF2_Msk
  1569. #define DMA_LIFCR_CFEIF2_Pos (16U)
  1570. #define DMA_LIFCR_CFEIF2_Msk (0x1UL << DMA_LIFCR_CFEIF2_Pos) /*!< 0x00010000 */
  1571. #define DMA_LIFCR_CFEIF2 DMA_LIFCR_CFEIF2_Msk
  1572. #define DMA_LIFCR_CTCIF1_Pos (11U)
  1573. #define DMA_LIFCR_CTCIF1_Msk (0x1UL << DMA_LIFCR_CTCIF1_Pos) /*!< 0x00000800 */
  1574. #define DMA_LIFCR_CTCIF1 DMA_LIFCR_CTCIF1_Msk
  1575. #define DMA_LIFCR_CHTIF1_Pos (10U)
  1576. #define DMA_LIFCR_CHTIF1_Msk (0x1UL << DMA_LIFCR_CHTIF1_Pos) /*!< 0x00000400 */
  1577. #define DMA_LIFCR_CHTIF1 DMA_LIFCR_CHTIF1_Msk
  1578. #define DMA_LIFCR_CTEIF1_Pos (9U)
  1579. #define DMA_LIFCR_CTEIF1_Msk (0x1UL << DMA_LIFCR_CTEIF1_Pos) /*!< 0x00000200 */
  1580. #define DMA_LIFCR_CTEIF1 DMA_LIFCR_CTEIF1_Msk
  1581. #define DMA_LIFCR_CDMEIF1_Pos (8U)
  1582. #define DMA_LIFCR_CDMEIF1_Msk (0x1UL << DMA_LIFCR_CDMEIF1_Pos) /*!< 0x00000100 */
  1583. #define DMA_LIFCR_CDMEIF1 DMA_LIFCR_CDMEIF1_Msk
  1584. #define DMA_LIFCR_CFEIF1_Pos (6U)
  1585. #define DMA_LIFCR_CFEIF1_Msk (0x1UL << DMA_LIFCR_CFEIF1_Pos) /*!< 0x00000040 */
  1586. #define DMA_LIFCR_CFEIF1 DMA_LIFCR_CFEIF1_Msk
  1587. #define DMA_LIFCR_CTCIF0_Pos (5U)
  1588. #define DMA_LIFCR_CTCIF0_Msk (0x1UL << DMA_LIFCR_CTCIF0_Pos) /*!< 0x00000020 */
  1589. #define DMA_LIFCR_CTCIF0 DMA_LIFCR_CTCIF0_Msk
  1590. #define DMA_LIFCR_CHTIF0_Pos (4U)
  1591. #define DMA_LIFCR_CHTIF0_Msk (0x1UL << DMA_LIFCR_CHTIF0_Pos) /*!< 0x00000010 */
  1592. #define DMA_LIFCR_CHTIF0 DMA_LIFCR_CHTIF0_Msk
  1593. #define DMA_LIFCR_CTEIF0_Pos (3U)
  1594. #define DMA_LIFCR_CTEIF0_Msk (0x1UL << DMA_LIFCR_CTEIF0_Pos) /*!< 0x00000008 */
  1595. #define DMA_LIFCR_CTEIF0 DMA_LIFCR_CTEIF0_Msk
  1596. #define DMA_LIFCR_CDMEIF0_Pos (2U)
  1597. #define DMA_LIFCR_CDMEIF0_Msk (0x1UL << DMA_LIFCR_CDMEIF0_Pos) /*!< 0x00000004 */
  1598. #define DMA_LIFCR_CDMEIF0 DMA_LIFCR_CDMEIF0_Msk
  1599. #define DMA_LIFCR_CFEIF0_Pos (0U)
  1600. #define DMA_LIFCR_CFEIF0_Msk (0x1UL << DMA_LIFCR_CFEIF0_Pos) /*!< 0x00000001 */
  1601. #define DMA_LIFCR_CFEIF0 DMA_LIFCR_CFEIF0_Msk
  1602. /******************** Bits definition for DMA_HIFCR register ****************/
  1603. #define DMA_HIFCR_CTCIF7_Pos (27U)
  1604. #define DMA_HIFCR_CTCIF7_Msk (0x1UL << DMA_HIFCR_CTCIF7_Pos) /*!< 0x08000000 */
  1605. #define DMA_HIFCR_CTCIF7 DMA_HIFCR_CTCIF7_Msk
  1606. #define DMA_HIFCR_CHTIF7_Pos (26U)
  1607. #define DMA_HIFCR_CHTIF7_Msk (0x1UL << DMA_HIFCR_CHTIF7_Pos) /*!< 0x04000000 */
  1608. #define DMA_HIFCR_CHTIF7 DMA_HIFCR_CHTIF7_Msk
  1609. #define DMA_HIFCR_CTEIF7_Pos (25U)
  1610. #define DMA_HIFCR_CTEIF7_Msk (0x1UL << DMA_HIFCR_CTEIF7_Pos) /*!< 0x02000000 */
  1611. #define DMA_HIFCR_CTEIF7 DMA_HIFCR_CTEIF7_Msk
  1612. #define DMA_HIFCR_CDMEIF7_Pos (24U)
  1613. #define DMA_HIFCR_CDMEIF7_Msk (0x1UL << DMA_HIFCR_CDMEIF7_Pos) /*!< 0x01000000 */
  1614. #define DMA_HIFCR_CDMEIF7 DMA_HIFCR_CDMEIF7_Msk
  1615. #define DMA_HIFCR_CFEIF7_Pos (22U)
  1616. #define DMA_HIFCR_CFEIF7_Msk (0x1UL << DMA_HIFCR_CFEIF7_Pos) /*!< 0x00400000 */
  1617. #define DMA_HIFCR_CFEIF7 DMA_HIFCR_CFEIF7_Msk
  1618. #define DMA_HIFCR_CTCIF6_Pos (21U)
  1619. #define DMA_HIFCR_CTCIF6_Msk (0x1UL << DMA_HIFCR_CTCIF6_Pos) /*!< 0x00200000 */
  1620. #define DMA_HIFCR_CTCIF6 DMA_HIFCR_CTCIF6_Msk
  1621. #define DMA_HIFCR_CHTIF6_Pos (20U)
  1622. #define DMA_HIFCR_CHTIF6_Msk (0x1UL << DMA_HIFCR_CHTIF6_Pos) /*!< 0x00100000 */
  1623. #define DMA_HIFCR_CHTIF6 DMA_HIFCR_CHTIF6_Msk
  1624. #define DMA_HIFCR_CTEIF6_Pos (19U)
  1625. #define DMA_HIFCR_CTEIF6_Msk (0x1UL << DMA_HIFCR_CTEIF6_Pos) /*!< 0x00080000 */
  1626. #define DMA_HIFCR_CTEIF6 DMA_HIFCR_CTEIF6_Msk
  1627. #define DMA_HIFCR_CDMEIF6_Pos (18U)
  1628. #define DMA_HIFCR_CDMEIF6_Msk (0x1UL << DMA_HIFCR_CDMEIF6_Pos) /*!< 0x00040000 */
  1629. #define DMA_HIFCR_CDMEIF6 DMA_HIFCR_CDMEIF6_Msk
  1630. #define DMA_HIFCR_CFEIF6_Pos (16U)
  1631. #define DMA_HIFCR_CFEIF6_Msk (0x1UL << DMA_HIFCR_CFEIF6_Pos) /*!< 0x00010000 */
  1632. #define DMA_HIFCR_CFEIF6 DMA_HIFCR_CFEIF6_Msk
  1633. #define DMA_HIFCR_CTCIF5_Pos (11U)
  1634. #define DMA_HIFCR_CTCIF5_Msk (0x1UL << DMA_HIFCR_CTCIF5_Pos) /*!< 0x00000800 */
  1635. #define DMA_HIFCR_CTCIF5 DMA_HIFCR_CTCIF5_Msk
  1636. #define DMA_HIFCR_CHTIF5_Pos (10U)
  1637. #define DMA_HIFCR_CHTIF5_Msk (0x1UL << DMA_HIFCR_CHTIF5_Pos) /*!< 0x00000400 */
  1638. #define DMA_HIFCR_CHTIF5 DMA_HIFCR_CHTIF5_Msk
  1639. #define DMA_HIFCR_CTEIF5_Pos (9U)
  1640. #define DMA_HIFCR_CTEIF5_Msk (0x1UL << DMA_HIFCR_CTEIF5_Pos) /*!< 0x00000200 */
  1641. #define DMA_HIFCR_CTEIF5 DMA_HIFCR_CTEIF5_Msk
  1642. #define DMA_HIFCR_CDMEIF5_Pos (8U)
  1643. #define DMA_HIFCR_CDMEIF5_Msk (0x1UL << DMA_HIFCR_CDMEIF5_Pos) /*!< 0x00000100 */
  1644. #define DMA_HIFCR_CDMEIF5 DMA_HIFCR_CDMEIF5_Msk
  1645. #define DMA_HIFCR_CFEIF5_Pos (6U)
  1646. #define DMA_HIFCR_CFEIF5_Msk (0x1UL << DMA_HIFCR_CFEIF5_Pos) /*!< 0x00000040 */
  1647. #define DMA_HIFCR_CFEIF5 DMA_HIFCR_CFEIF5_Msk
  1648. #define DMA_HIFCR_CTCIF4_Pos (5U)
  1649. #define DMA_HIFCR_CTCIF4_Msk (0x1UL << DMA_HIFCR_CTCIF4_Pos) /*!< 0x00000020 */
  1650. #define DMA_HIFCR_CTCIF4 DMA_HIFCR_CTCIF4_Msk
  1651. #define DMA_HIFCR_CHTIF4_Pos (4U)
  1652. #define DMA_HIFCR_CHTIF4_Msk (0x1UL << DMA_HIFCR_CHTIF4_Pos) /*!< 0x00000010 */
  1653. #define DMA_HIFCR_CHTIF4 DMA_HIFCR_CHTIF4_Msk
  1654. #define DMA_HIFCR_CTEIF4_Pos (3U)
  1655. #define DMA_HIFCR_CTEIF4_Msk (0x1UL << DMA_HIFCR_CTEIF4_Pos) /*!< 0x00000008 */
  1656. #define DMA_HIFCR_CTEIF4 DMA_HIFCR_CTEIF4_Msk
  1657. #define DMA_HIFCR_CDMEIF4_Pos (2U)
  1658. #define DMA_HIFCR_CDMEIF4_Msk (0x1UL << DMA_HIFCR_CDMEIF4_Pos) /*!< 0x00000004 */
  1659. #define DMA_HIFCR_CDMEIF4 DMA_HIFCR_CDMEIF4_Msk
  1660. #define DMA_HIFCR_CFEIF4_Pos (0U)
  1661. #define DMA_HIFCR_CFEIF4_Msk (0x1UL << DMA_HIFCR_CFEIF4_Pos) /*!< 0x00000001 */
  1662. #define DMA_HIFCR_CFEIF4 DMA_HIFCR_CFEIF4_Msk
  1663. /****************** Bit definition for DMA_SxPAR register ********************/
  1664. #define DMA_SxPAR_PA_Pos (0U)
  1665. #define DMA_SxPAR_PA_Msk (0xFFFFFFFFUL << DMA_SxPAR_PA_Pos) /*!< 0xFFFFFFFF */
  1666. #define DMA_SxPAR_PA DMA_SxPAR_PA_Msk /*!< Peripheral Address */
  1667. /****************** Bit definition for DMA_SxM0AR register ********************/
  1668. #define DMA_SxM0AR_M0A_Pos (0U)
  1669. #define DMA_SxM0AR_M0A_Msk (0xFFFFFFFFUL << DMA_SxM0AR_M0A_Pos) /*!< 0xFFFFFFFF */
  1670. #define DMA_SxM0AR_M0A DMA_SxM0AR_M0A_Msk /*!< Memory Address */
  1671. /****************** Bit definition for DMA_SxM1AR register ********************/
  1672. #define DMA_SxM1AR_M1A_Pos (0U)
  1673. #define DMA_SxM1AR_M1A_Msk (0xFFFFFFFFUL << DMA_SxM1AR_M1A_Pos) /*!< 0xFFFFFFFF */
  1674. #define DMA_SxM1AR_M1A DMA_SxM1AR_M1A_Msk /*!< Memory Address */
  1675. /******************************************************************************/
  1676. /* */
  1677. /* External Interrupt/Event Controller */
  1678. /* */
  1679. /******************************************************************************/
  1680. /******************* Bit definition for EXTI_IMR register *******************/
  1681. #define EXTI_IMR_MR0_Pos (0U)
  1682. #define EXTI_IMR_MR0_Msk (0x1UL << EXTI_IMR_MR0_Pos) /*!< 0x00000001 */
  1683. #define EXTI_IMR_MR0 EXTI_IMR_MR0_Msk /*!< Interrupt Mask on line 0 */
  1684. #define EXTI_IMR_MR1_Pos (1U)
  1685. #define EXTI_IMR_MR1_Msk (0x1UL << EXTI_IMR_MR1_Pos) /*!< 0x00000002 */
  1686. #define EXTI_IMR_MR1 EXTI_IMR_MR1_Msk /*!< Interrupt Mask on line 1 */
  1687. #define EXTI_IMR_MR2_Pos (2U)
  1688. #define EXTI_IMR_MR2_Msk (0x1UL << EXTI_IMR_MR2_Pos) /*!< 0x00000004 */
  1689. #define EXTI_IMR_MR2 EXTI_IMR_MR2_Msk /*!< Interrupt Mask on line 2 */
  1690. #define EXTI_IMR_MR3_Pos (3U)
  1691. #define EXTI_IMR_MR3_Msk (0x1UL << EXTI_IMR_MR3_Pos) /*!< 0x00000008 */
  1692. #define EXTI_IMR_MR3 EXTI_IMR_MR3_Msk /*!< Interrupt Mask on line 3 */
  1693. #define EXTI_IMR_MR4_Pos (4U)
  1694. #define EXTI_IMR_MR4_Msk (0x1UL << EXTI_IMR_MR4_Pos) /*!< 0x00000010 */
  1695. #define EXTI_IMR_MR4 EXTI_IMR_MR4_Msk /*!< Interrupt Mask on line 4 */
  1696. #define EXTI_IMR_MR5_Pos (5U)
  1697. #define EXTI_IMR_MR5_Msk (0x1UL << EXTI_IMR_MR5_Pos) /*!< 0x00000020 */
  1698. #define EXTI_IMR_MR5 EXTI_IMR_MR5_Msk /*!< Interrupt Mask on line 5 */
  1699. #define EXTI_IMR_MR6_Pos (6U)
  1700. #define EXTI_IMR_MR6_Msk (0x1UL << EXTI_IMR_MR6_Pos) /*!< 0x00000040 */
  1701. #define EXTI_IMR_MR6 EXTI_IMR_MR6_Msk /*!< Interrupt Mask on line 6 */
  1702. #define EXTI_IMR_MR7_Pos (7U)
  1703. #define EXTI_IMR_MR7_Msk (0x1UL << EXTI_IMR_MR7_Pos) /*!< 0x00000080 */
  1704. #define EXTI_IMR_MR7 EXTI_IMR_MR7_Msk /*!< Interrupt Mask on line 7 */
  1705. #define EXTI_IMR_MR8_Pos (8U)
  1706. #define EXTI_IMR_MR8_Msk (0x1UL << EXTI_IMR_MR8_Pos) /*!< 0x00000100 */
  1707. #define EXTI_IMR_MR8 EXTI_IMR_MR8_Msk /*!< Interrupt Mask on line 8 */
  1708. #define EXTI_IMR_MR9_Pos (9U)
  1709. #define EXTI_IMR_MR9_Msk (0x1UL << EXTI_IMR_MR9_Pos) /*!< 0x00000200 */
  1710. #define EXTI_IMR_MR9 EXTI_IMR_MR9_Msk /*!< Interrupt Mask on line 9 */
  1711. #define EXTI_IMR_MR10_Pos (10U)
  1712. #define EXTI_IMR_MR10_Msk (0x1UL << EXTI_IMR_MR10_Pos) /*!< 0x00000400 */
  1713. #define EXTI_IMR_MR10 EXTI_IMR_MR10_Msk /*!< Interrupt Mask on line 10 */
  1714. #define EXTI_IMR_MR11_Pos (11U)
  1715. #define EXTI_IMR_MR11_Msk (0x1UL << EXTI_IMR_MR11_Pos) /*!< 0x00000800 */
  1716. #define EXTI_IMR_MR11 EXTI_IMR_MR11_Msk /*!< Interrupt Mask on line 11 */
  1717. #define EXTI_IMR_MR12_Pos (12U)
  1718. #define EXTI_IMR_MR12_Msk (0x1UL << EXTI_IMR_MR12_Pos) /*!< 0x00001000 */
  1719. #define EXTI_IMR_MR12 EXTI_IMR_MR12_Msk /*!< Interrupt Mask on line 12 */
  1720. #define EXTI_IMR_MR13_Pos (13U)
  1721. #define EXTI_IMR_MR13_Msk (0x1UL << EXTI_IMR_MR13_Pos) /*!< 0x00002000 */
  1722. #define EXTI_IMR_MR13 EXTI_IMR_MR13_Msk /*!< Interrupt Mask on line 13 */
  1723. #define EXTI_IMR_MR14_Pos (14U)
  1724. #define EXTI_IMR_MR14_Msk (0x1UL << EXTI_IMR_MR14_Pos) /*!< 0x00004000 */
  1725. #define EXTI_IMR_MR14 EXTI_IMR_MR14_Msk /*!< Interrupt Mask on line 14 */
  1726. #define EXTI_IMR_MR15_Pos (15U)
  1727. #define EXTI_IMR_MR15_Msk (0x1UL << EXTI_IMR_MR15_Pos) /*!< 0x00008000 */
  1728. #define EXTI_IMR_MR15 EXTI_IMR_MR15_Msk /*!< Interrupt Mask on line 15 */
  1729. #define EXTI_IMR_MR16_Pos (16U)
  1730. #define EXTI_IMR_MR16_Msk (0x1UL << EXTI_IMR_MR16_Pos) /*!< 0x00010000 */
  1731. #define EXTI_IMR_MR16 EXTI_IMR_MR16_Msk /*!< Interrupt Mask on line 16 */
  1732. #define EXTI_IMR_MR17_Pos (17U)
  1733. #define EXTI_IMR_MR17_Msk (0x1UL << EXTI_IMR_MR17_Pos) /*!< 0x00020000 */
  1734. #define EXTI_IMR_MR17 EXTI_IMR_MR17_Msk /*!< Interrupt Mask on line 17 */
  1735. #define EXTI_IMR_MR18_Pos (18U)
  1736. #define EXTI_IMR_MR18_Msk (0x1UL << EXTI_IMR_MR18_Pos) /*!< 0x00040000 */
  1737. #define EXTI_IMR_MR18 EXTI_IMR_MR18_Msk /*!< Interrupt Mask on line 18 */
  1738. #define EXTI_IMR_MR19_Pos (19U)
  1739. #define EXTI_IMR_MR19_Msk (0x1UL << EXTI_IMR_MR19_Pos) /*!< 0x00080000 */
  1740. #define EXTI_IMR_MR19 EXTI_IMR_MR19_Msk /*!< Interrupt Mask on line 19 */
  1741. #define EXTI_IMR_MR20_Pos (20U)
  1742. #define EXTI_IMR_MR20_Msk (0x1UL << EXTI_IMR_MR20_Pos) /*!< 0x00100000 */
  1743. #define EXTI_IMR_MR20 EXTI_IMR_MR20_Msk /*!< Interrupt Mask on line 20 */
  1744. #define EXTI_IMR_MR21_Pos (21U)
  1745. #define EXTI_IMR_MR21_Msk (0x1UL << EXTI_IMR_MR21_Pos) /*!< 0x00200000 */
  1746. #define EXTI_IMR_MR21 EXTI_IMR_MR21_Msk /*!< Interrupt Mask on line 21 */
  1747. #define EXTI_IMR_MR22_Pos (22U)
  1748. #define EXTI_IMR_MR22_Msk (0x1UL << EXTI_IMR_MR22_Pos) /*!< 0x00400000 */
  1749. #define EXTI_IMR_MR22 EXTI_IMR_MR22_Msk /*!< Interrupt Mask on line 22 */
  1750. /* Reference Defines */
  1751. #define EXTI_IMR_IM0 EXTI_IMR_MR0
  1752. #define EXTI_IMR_IM1 EXTI_IMR_MR1
  1753. #define EXTI_IMR_IM2 EXTI_IMR_MR2
  1754. #define EXTI_IMR_IM3 EXTI_IMR_MR3
  1755. #define EXTI_IMR_IM4 EXTI_IMR_MR4
  1756. #define EXTI_IMR_IM5 EXTI_IMR_MR5
  1757. #define EXTI_IMR_IM6 EXTI_IMR_MR6
  1758. #define EXTI_IMR_IM7 EXTI_IMR_MR7
  1759. #define EXTI_IMR_IM8 EXTI_IMR_MR8
  1760. #define EXTI_IMR_IM9 EXTI_IMR_MR9
  1761. #define EXTI_IMR_IM10 EXTI_IMR_MR10
  1762. #define EXTI_IMR_IM11 EXTI_IMR_MR11
  1763. #define EXTI_IMR_IM12 EXTI_IMR_MR12
  1764. #define EXTI_IMR_IM13 EXTI_IMR_MR13
  1765. #define EXTI_IMR_IM14 EXTI_IMR_MR14
  1766. #define EXTI_IMR_IM15 EXTI_IMR_MR15
  1767. #define EXTI_IMR_IM16 EXTI_IMR_MR16
  1768. #define EXTI_IMR_IM17 EXTI_IMR_MR17
  1769. #define EXTI_IMR_IM18 EXTI_IMR_MR18
  1770. #define EXTI_IMR_IM19 EXTI_IMR_MR19
  1771. #define EXTI_IMR_IM20 EXTI_IMR_MR20
  1772. #define EXTI_IMR_IM21 EXTI_IMR_MR21
  1773. #define EXTI_IMR_IM22 EXTI_IMR_MR22
  1774. #define EXTI_IMR_IM_Pos (0U)
  1775. #define EXTI_IMR_IM_Msk (0x7FFFFFUL << EXTI_IMR_IM_Pos) /*!< 0x007FFFFF */
  1776. #define EXTI_IMR_IM EXTI_IMR_IM_Msk /*!< Interrupt Mask All */
  1777. /******************* Bit definition for EXTI_EMR register *******************/
  1778. #define EXTI_EMR_MR0_Pos (0U)
  1779. #define EXTI_EMR_MR0_Msk (0x1UL << EXTI_EMR_MR0_Pos) /*!< 0x00000001 */
  1780. #define EXTI_EMR_MR0 EXTI_EMR_MR0_Msk /*!< Event Mask on line 0 */
  1781. #define EXTI_EMR_MR1_Pos (1U)
  1782. #define EXTI_EMR_MR1_Msk (0x1UL << EXTI_EMR_MR1_Pos) /*!< 0x00000002 */
  1783. #define EXTI_EMR_MR1 EXTI_EMR_MR1_Msk /*!< Event Mask on line 1 */
  1784. #define EXTI_EMR_MR2_Pos (2U)
  1785. #define EXTI_EMR_MR2_Msk (0x1UL << EXTI_EMR_MR2_Pos) /*!< 0x00000004 */
  1786. #define EXTI_EMR_MR2 EXTI_EMR_MR2_Msk /*!< Event Mask on line 2 */
  1787. #define EXTI_EMR_MR3_Pos (3U)
  1788. #define EXTI_EMR_MR3_Msk (0x1UL << EXTI_EMR_MR3_Pos) /*!< 0x00000008 */
  1789. #define EXTI_EMR_MR3 EXTI_EMR_MR3_Msk /*!< Event Mask on line 3 */
  1790. #define EXTI_EMR_MR4_Pos (4U)
  1791. #define EXTI_EMR_MR4_Msk (0x1UL << EXTI_EMR_MR4_Pos) /*!< 0x00000010 */
  1792. #define EXTI_EMR_MR4 EXTI_EMR_MR4_Msk /*!< Event Mask on line 4 */
  1793. #define EXTI_EMR_MR5_Pos (5U)
  1794. #define EXTI_EMR_MR5_Msk (0x1UL << EXTI_EMR_MR5_Pos) /*!< 0x00000020 */
  1795. #define EXTI_EMR_MR5 EXTI_EMR_MR5_Msk /*!< Event Mask on line 5 */
  1796. #define EXTI_EMR_MR6_Pos (6U)
  1797. #define EXTI_EMR_MR6_Msk (0x1UL << EXTI_EMR_MR6_Pos) /*!< 0x00000040 */
  1798. #define EXTI_EMR_MR6 EXTI_EMR_MR6_Msk /*!< Event Mask on line 6 */
  1799. #define EXTI_EMR_MR7_Pos (7U)
  1800. #define EXTI_EMR_MR7_Msk (0x1UL << EXTI_EMR_MR7_Pos) /*!< 0x00000080 */
  1801. #define EXTI_EMR_MR7 EXTI_EMR_MR7_Msk /*!< Event Mask on line 7 */
  1802. #define EXTI_EMR_MR8_Pos (8U)
  1803. #define EXTI_EMR_MR8_Msk (0x1UL << EXTI_EMR_MR8_Pos) /*!< 0x00000100 */
  1804. #define EXTI_EMR_MR8 EXTI_EMR_MR8_Msk /*!< Event Mask on line 8 */
  1805. #define EXTI_EMR_MR9_Pos (9U)
  1806. #define EXTI_EMR_MR9_Msk (0x1UL << EXTI_EMR_MR9_Pos) /*!< 0x00000200 */
  1807. #define EXTI_EMR_MR9 EXTI_EMR_MR9_Msk /*!< Event Mask on line 9 */
  1808. #define EXTI_EMR_MR10_Pos (10U)
  1809. #define EXTI_EMR_MR10_Msk (0x1UL << EXTI_EMR_MR10_Pos) /*!< 0x00000400 */
  1810. #define EXTI_EMR_MR10 EXTI_EMR_MR10_Msk /*!< Event Mask on line 10 */
  1811. #define EXTI_EMR_MR11_Pos (11U)
  1812. #define EXTI_EMR_MR11_Msk (0x1UL << EXTI_EMR_MR11_Pos) /*!< 0x00000800 */
  1813. #define EXTI_EMR_MR11 EXTI_EMR_MR11_Msk /*!< Event Mask on line 11 */
  1814. #define EXTI_EMR_MR12_Pos (12U)
  1815. #define EXTI_EMR_MR12_Msk (0x1UL << EXTI_EMR_MR12_Pos) /*!< 0x00001000 */
  1816. #define EXTI_EMR_MR12 EXTI_EMR_MR12_Msk /*!< Event Mask on line 12 */
  1817. #define EXTI_EMR_MR13_Pos (13U)
  1818. #define EXTI_EMR_MR13_Msk (0x1UL << EXTI_EMR_MR13_Pos) /*!< 0x00002000 */
  1819. #define EXTI_EMR_MR13 EXTI_EMR_MR13_Msk /*!< Event Mask on line 13 */
  1820. #define EXTI_EMR_MR14_Pos (14U)
  1821. #define EXTI_EMR_MR14_Msk (0x1UL << EXTI_EMR_MR14_Pos) /*!< 0x00004000 */
  1822. #define EXTI_EMR_MR14 EXTI_EMR_MR14_Msk /*!< Event Mask on line 14 */
  1823. #define EXTI_EMR_MR15_Pos (15U)
  1824. #define EXTI_EMR_MR15_Msk (0x1UL << EXTI_EMR_MR15_Pos) /*!< 0x00008000 */
  1825. #define EXTI_EMR_MR15 EXTI_EMR_MR15_Msk /*!< Event Mask on line 15 */
  1826. #define EXTI_EMR_MR16_Pos (16U)
  1827. #define EXTI_EMR_MR16_Msk (0x1UL << EXTI_EMR_MR16_Pos) /*!< 0x00010000 */
  1828. #define EXTI_EMR_MR16 EXTI_EMR_MR16_Msk /*!< Event Mask on line 16 */
  1829. #define EXTI_EMR_MR17_Pos (17U)
  1830. #define EXTI_EMR_MR17_Msk (0x1UL << EXTI_EMR_MR17_Pos) /*!< 0x00020000 */
  1831. #define EXTI_EMR_MR17 EXTI_EMR_MR17_Msk /*!< Event Mask on line 17 */
  1832. #define EXTI_EMR_MR18_Pos (18U)
  1833. #define EXTI_EMR_MR18_Msk (0x1UL << EXTI_EMR_MR18_Pos) /*!< 0x00040000 */
  1834. #define EXTI_EMR_MR18 EXTI_EMR_MR18_Msk /*!< Event Mask on line 18 */
  1835. #define EXTI_EMR_MR19_Pos (19U)
  1836. #define EXTI_EMR_MR19_Msk (0x1UL << EXTI_EMR_MR19_Pos) /*!< 0x00080000 */
  1837. #define EXTI_EMR_MR19 EXTI_EMR_MR19_Msk /*!< Event Mask on line 19 */
  1838. #define EXTI_EMR_MR20_Pos (20U)
  1839. #define EXTI_EMR_MR20_Msk (0x1UL << EXTI_EMR_MR20_Pos) /*!< 0x00100000 */
  1840. #define EXTI_EMR_MR20 EXTI_EMR_MR20_Msk /*!< Event Mask on line 20 */
  1841. #define EXTI_EMR_MR21_Pos (21U)
  1842. #define EXTI_EMR_MR21_Msk (0x1UL << EXTI_EMR_MR21_Pos) /*!< 0x00200000 */
  1843. #define EXTI_EMR_MR21 EXTI_EMR_MR21_Msk /*!< Event Mask on line 21 */
  1844. #define EXTI_EMR_MR22_Pos (22U)
  1845. #define EXTI_EMR_MR22_Msk (0x1UL << EXTI_EMR_MR22_Pos) /*!< 0x00400000 */
  1846. #define EXTI_EMR_MR22 EXTI_EMR_MR22_Msk /*!< Event Mask on line 22 */
  1847. /* Reference Defines */
  1848. #define EXTI_EMR_EM0 EXTI_EMR_MR0
  1849. #define EXTI_EMR_EM1 EXTI_EMR_MR1
  1850. #define EXTI_EMR_EM2 EXTI_EMR_MR2
  1851. #define EXTI_EMR_EM3 EXTI_EMR_MR3
  1852. #define EXTI_EMR_EM4 EXTI_EMR_MR4
  1853. #define EXTI_EMR_EM5 EXTI_EMR_MR5
  1854. #define EXTI_EMR_EM6 EXTI_EMR_MR6
  1855. #define EXTI_EMR_EM7 EXTI_EMR_MR7
  1856. #define EXTI_EMR_EM8 EXTI_EMR_MR8
  1857. #define EXTI_EMR_EM9 EXTI_EMR_MR9
  1858. #define EXTI_EMR_EM10 EXTI_EMR_MR10
  1859. #define EXTI_EMR_EM11 EXTI_EMR_MR11
  1860. #define EXTI_EMR_EM12 EXTI_EMR_MR12
  1861. #define EXTI_EMR_EM13 EXTI_EMR_MR13
  1862. #define EXTI_EMR_EM14 EXTI_EMR_MR14
  1863. #define EXTI_EMR_EM15 EXTI_EMR_MR15
  1864. #define EXTI_EMR_EM16 EXTI_EMR_MR16
  1865. #define EXTI_EMR_EM17 EXTI_EMR_MR17
  1866. #define EXTI_EMR_EM18 EXTI_EMR_MR18
  1867. #define EXTI_EMR_EM19 EXTI_EMR_MR19
  1868. #define EXTI_EMR_EM20 EXTI_EMR_MR20
  1869. #define EXTI_EMR_EM21 EXTI_EMR_MR21
  1870. #define EXTI_EMR_EM22 EXTI_EMR_MR22
  1871. /****************** Bit definition for EXTI_RTSR register *******************/
  1872. #define EXTI_RTSR_TR0_Pos (0U)
  1873. #define EXTI_RTSR_TR0_Msk (0x1UL << EXTI_RTSR_TR0_Pos) /*!< 0x00000001 */
  1874. #define EXTI_RTSR_TR0 EXTI_RTSR_TR0_Msk /*!< Rising trigger event configuration bit of line 0 */
  1875. #define EXTI_RTSR_TR1_Pos (1U)
  1876. #define EXTI_RTSR_TR1_Msk (0x1UL << EXTI_RTSR_TR1_Pos) /*!< 0x00000002 */
  1877. #define EXTI_RTSR_TR1 EXTI_RTSR_TR1_Msk /*!< Rising trigger event configuration bit of line 1 */
  1878. #define EXTI_RTSR_TR2_Pos (2U)
  1879. #define EXTI_RTSR_TR2_Msk (0x1UL << EXTI_RTSR_TR2_Pos) /*!< 0x00000004 */
  1880. #define EXTI_RTSR_TR2 EXTI_RTSR_TR2_Msk /*!< Rising trigger event configuration bit of line 2 */
  1881. #define EXTI_RTSR_TR3_Pos (3U)
  1882. #define EXTI_RTSR_TR3_Msk (0x1UL << EXTI_RTSR_TR3_Pos) /*!< 0x00000008 */
  1883. #define EXTI_RTSR_TR3 EXTI_RTSR_TR3_Msk /*!< Rising trigger event configuration bit of line 3 */
  1884. #define EXTI_RTSR_TR4_Pos (4U)
  1885. #define EXTI_RTSR_TR4_Msk (0x1UL << EXTI_RTSR_TR4_Pos) /*!< 0x00000010 */
  1886. #define EXTI_RTSR_TR4 EXTI_RTSR_TR4_Msk /*!< Rising trigger event configuration bit of line 4 */
  1887. #define EXTI_RTSR_TR5_Pos (5U)
  1888. #define EXTI_RTSR_TR5_Msk (0x1UL << EXTI_RTSR_TR5_Pos) /*!< 0x00000020 */
  1889. #define EXTI_RTSR_TR5 EXTI_RTSR_TR5_Msk /*!< Rising trigger event configuration bit of line 5 */
  1890. #define EXTI_RTSR_TR6_Pos (6U)
  1891. #define EXTI_RTSR_TR6_Msk (0x1UL << EXTI_RTSR_TR6_Pos) /*!< 0x00000040 */
  1892. #define EXTI_RTSR_TR6 EXTI_RTSR_TR6_Msk /*!< Rising trigger event configuration bit of line 6 */
  1893. #define EXTI_RTSR_TR7_Pos (7U)
  1894. #define EXTI_RTSR_TR7_Msk (0x1UL << EXTI_RTSR_TR7_Pos) /*!< 0x00000080 */
  1895. #define EXTI_RTSR_TR7 EXTI_RTSR_TR7_Msk /*!< Rising trigger event configuration bit of line 7 */
  1896. #define EXTI_RTSR_TR8_Pos (8U)
  1897. #define EXTI_RTSR_TR8_Msk (0x1UL << EXTI_RTSR_TR8_Pos) /*!< 0x00000100 */
  1898. #define EXTI_RTSR_TR8 EXTI_RTSR_TR8_Msk /*!< Rising trigger event configuration bit of line 8 */
  1899. #define EXTI_RTSR_TR9_Pos (9U)
  1900. #define EXTI_RTSR_TR9_Msk (0x1UL << EXTI_RTSR_TR9_Pos) /*!< 0x00000200 */
  1901. #define EXTI_RTSR_TR9 EXTI_RTSR_TR9_Msk /*!< Rising trigger event configuration bit of line 9 */
  1902. #define EXTI_RTSR_TR10_Pos (10U)
  1903. #define EXTI_RTSR_TR10_Msk (0x1UL << EXTI_RTSR_TR10_Pos) /*!< 0x00000400 */
  1904. #define EXTI_RTSR_TR10 EXTI_RTSR_TR10_Msk /*!< Rising trigger event configuration bit of line 10 */
  1905. #define EXTI_RTSR_TR11_Pos (11U)
  1906. #define EXTI_RTSR_TR11_Msk (0x1UL << EXTI_RTSR_TR11_Pos) /*!< 0x00000800 */
  1907. #define EXTI_RTSR_TR11 EXTI_RTSR_TR11_Msk /*!< Rising trigger event configuration bit of line 11 */
  1908. #define EXTI_RTSR_TR12_Pos (12U)
  1909. #define EXTI_RTSR_TR12_Msk (0x1UL << EXTI_RTSR_TR12_Pos) /*!< 0x00001000 */
  1910. #define EXTI_RTSR_TR12 EXTI_RTSR_TR12_Msk /*!< Rising trigger event configuration bit of line 12 */
  1911. #define EXTI_RTSR_TR13_Pos (13U)
  1912. #define EXTI_RTSR_TR13_Msk (0x1UL << EXTI_RTSR_TR13_Pos) /*!< 0x00002000 */
  1913. #define EXTI_RTSR_TR13 EXTI_RTSR_TR13_Msk /*!< Rising trigger event configuration bit of line 13 */
  1914. #define EXTI_RTSR_TR14_Pos (14U)
  1915. #define EXTI_RTSR_TR14_Msk (0x1UL << EXTI_RTSR_TR14_Pos) /*!< 0x00004000 */
  1916. #define EXTI_RTSR_TR14 EXTI_RTSR_TR14_Msk /*!< Rising trigger event configuration bit of line 14 */
  1917. #define EXTI_RTSR_TR15_Pos (15U)
  1918. #define EXTI_RTSR_TR15_Msk (0x1UL << EXTI_RTSR_TR15_Pos) /*!< 0x00008000 */
  1919. #define EXTI_RTSR_TR15 EXTI_RTSR_TR15_Msk /*!< Rising trigger event configuration bit of line 15 */
  1920. #define EXTI_RTSR_TR16_Pos (16U)
  1921. #define EXTI_RTSR_TR16_Msk (0x1UL << EXTI_RTSR_TR16_Pos) /*!< 0x00010000 */
  1922. #define EXTI_RTSR_TR16 EXTI_RTSR_TR16_Msk /*!< Rising trigger event configuration bit of line 16 */
  1923. #define EXTI_RTSR_TR17_Pos (17U)
  1924. #define EXTI_RTSR_TR17_Msk (0x1UL << EXTI_RTSR_TR17_Pos) /*!< 0x00020000 */
  1925. #define EXTI_RTSR_TR17 EXTI_RTSR_TR17_Msk /*!< Rising trigger event configuration bit of line 17 */
  1926. #define EXTI_RTSR_TR18_Pos (18U)
  1927. #define EXTI_RTSR_TR18_Msk (0x1UL << EXTI_RTSR_TR18_Pos) /*!< 0x00040000 */
  1928. #define EXTI_RTSR_TR18 EXTI_RTSR_TR18_Msk /*!< Rising trigger event configuration bit of line 18 */
  1929. #define EXTI_RTSR_TR19_Pos (19U)
  1930. #define EXTI_RTSR_TR19_Msk (0x1UL << EXTI_RTSR_TR19_Pos) /*!< 0x00080000 */
  1931. #define EXTI_RTSR_TR19 EXTI_RTSR_TR19_Msk /*!< Rising trigger event configuration bit of line 19 */
  1932. #define EXTI_RTSR_TR20_Pos (20U)
  1933. #define EXTI_RTSR_TR20_Msk (0x1UL << EXTI_RTSR_TR20_Pos) /*!< 0x00100000 */
  1934. #define EXTI_RTSR_TR20 EXTI_RTSR_TR20_Msk /*!< Rising trigger event configuration bit of line 20 */
  1935. #define EXTI_RTSR_TR21_Pos (21U)
  1936. #define EXTI_RTSR_TR21_Msk (0x1UL << EXTI_RTSR_TR21_Pos) /*!< 0x00200000 */
  1937. #define EXTI_RTSR_TR21 EXTI_RTSR_TR21_Msk /*!< Rising trigger event configuration bit of line 21 */
  1938. #define EXTI_RTSR_TR22_Pos (22U)
  1939. #define EXTI_RTSR_TR22_Msk (0x1UL << EXTI_RTSR_TR22_Pos) /*!< 0x00400000 */
  1940. #define EXTI_RTSR_TR22 EXTI_RTSR_TR22_Msk /*!< Rising trigger event configuration bit of line 22 */
  1941. /****************** Bit definition for EXTI_FTSR register *******************/
  1942. #define EXTI_FTSR_TR0_Pos (0U)
  1943. #define EXTI_FTSR_TR0_Msk (0x1UL << EXTI_FTSR_TR0_Pos) /*!< 0x00000001 */
  1944. #define EXTI_FTSR_TR0 EXTI_FTSR_TR0_Msk /*!< Falling trigger event configuration bit of line 0 */
  1945. #define EXTI_FTSR_TR1_Pos (1U)
  1946. #define EXTI_FTSR_TR1_Msk (0x1UL << EXTI_FTSR_TR1_Pos) /*!< 0x00000002 */
  1947. #define EXTI_FTSR_TR1 EXTI_FTSR_TR1_Msk /*!< Falling trigger event configuration bit of line 1 */
  1948. #define EXTI_FTSR_TR2_Pos (2U)
  1949. #define EXTI_FTSR_TR2_Msk (0x1UL << EXTI_FTSR_TR2_Pos) /*!< 0x00000004 */
  1950. #define EXTI_FTSR_TR2 EXTI_FTSR_TR2_Msk /*!< Falling trigger event configuration bit of line 2 */
  1951. #define EXTI_FTSR_TR3_Pos (3U)
  1952. #define EXTI_FTSR_TR3_Msk (0x1UL << EXTI_FTSR_TR3_Pos) /*!< 0x00000008 */
  1953. #define EXTI_FTSR_TR3 EXTI_FTSR_TR3_Msk /*!< Falling trigger event configuration bit of line 3 */
  1954. #define EXTI_FTSR_TR4_Pos (4U)
  1955. #define EXTI_FTSR_TR4_Msk (0x1UL << EXTI_FTSR_TR4_Pos) /*!< 0x00000010 */
  1956. #define EXTI_FTSR_TR4 EXTI_FTSR_TR4_Msk /*!< Falling trigger event configuration bit of line 4 */
  1957. #define EXTI_FTSR_TR5_Pos (5U)
  1958. #define EXTI_FTSR_TR5_Msk (0x1UL << EXTI_FTSR_TR5_Pos) /*!< 0x00000020 */
  1959. #define EXTI_FTSR_TR5 EXTI_FTSR_TR5_Msk /*!< Falling trigger event configuration bit of line 5 */
  1960. #define EXTI_FTSR_TR6_Pos (6U)
  1961. #define EXTI_FTSR_TR6_Msk (0x1UL << EXTI_FTSR_TR6_Pos) /*!< 0x00000040 */
  1962. #define EXTI_FTSR_TR6 EXTI_FTSR_TR6_Msk /*!< Falling trigger event configuration bit of line 6 */
  1963. #define EXTI_FTSR_TR7_Pos (7U)
  1964. #define EXTI_FTSR_TR7_Msk (0x1UL << EXTI_FTSR_TR7_Pos) /*!< 0x00000080 */
  1965. #define EXTI_FTSR_TR7 EXTI_FTSR_TR7_Msk /*!< Falling trigger event configuration bit of line 7 */
  1966. #define EXTI_FTSR_TR8_Pos (8U)
  1967. #define EXTI_FTSR_TR8_Msk (0x1UL << EXTI_FTSR_TR8_Pos) /*!< 0x00000100 */
  1968. #define EXTI_FTSR_TR8 EXTI_FTSR_TR8_Msk /*!< Falling trigger event configuration bit of line 8 */
  1969. #define EXTI_FTSR_TR9_Pos (9U)
  1970. #define EXTI_FTSR_TR9_Msk (0x1UL << EXTI_FTSR_TR9_Pos) /*!< 0x00000200 */
  1971. #define EXTI_FTSR_TR9 EXTI_FTSR_TR9_Msk /*!< Falling trigger event configuration bit of line 9 */
  1972. #define EXTI_FTSR_TR10_Pos (10U)
  1973. #define EXTI_FTSR_TR10_Msk (0x1UL << EXTI_FTSR_TR10_Pos) /*!< 0x00000400 */
  1974. #define EXTI_FTSR_TR10 EXTI_FTSR_TR10_Msk /*!< Falling trigger event configuration bit of line 10 */
  1975. #define EXTI_FTSR_TR11_Pos (11U)
  1976. #define EXTI_FTSR_TR11_Msk (0x1UL << EXTI_FTSR_TR11_Pos) /*!< 0x00000800 */
  1977. #define EXTI_FTSR_TR11 EXTI_FTSR_TR11_Msk /*!< Falling trigger event configuration bit of line 11 */
  1978. #define EXTI_FTSR_TR12_Pos (12U)
  1979. #define EXTI_FTSR_TR12_Msk (0x1UL << EXTI_FTSR_TR12_Pos) /*!< 0x00001000 */
  1980. #define EXTI_FTSR_TR12 EXTI_FTSR_TR12_Msk /*!< Falling trigger event configuration bit of line 12 */
  1981. #define EXTI_FTSR_TR13_Pos (13U)
  1982. #define EXTI_FTSR_TR13_Msk (0x1UL << EXTI_FTSR_TR13_Pos) /*!< 0x00002000 */
  1983. #define EXTI_FTSR_TR13 EXTI_FTSR_TR13_Msk /*!< Falling trigger event configuration bit of line 13 */
  1984. #define EXTI_FTSR_TR14_Pos (14U)
  1985. #define EXTI_FTSR_TR14_Msk (0x1UL << EXTI_FTSR_TR14_Pos) /*!< 0x00004000 */
  1986. #define EXTI_FTSR_TR14 EXTI_FTSR_TR14_Msk /*!< Falling trigger event configuration bit of line 14 */
  1987. #define EXTI_FTSR_TR15_Pos (15U)
  1988. #define EXTI_FTSR_TR15_Msk (0x1UL << EXTI_FTSR_TR15_Pos) /*!< 0x00008000 */
  1989. #define EXTI_FTSR_TR15 EXTI_FTSR_TR15_Msk /*!< Falling trigger event configuration bit of line 15 */
  1990. #define EXTI_FTSR_TR16_Pos (16U)
  1991. #define EXTI_FTSR_TR16_Msk (0x1UL << EXTI_FTSR_TR16_Pos) /*!< 0x00010000 */
  1992. #define EXTI_FTSR_TR16 EXTI_FTSR_TR16_Msk /*!< Falling trigger event configuration bit of line 16 */
  1993. #define EXTI_FTSR_TR17_Pos (17U)
  1994. #define EXTI_FTSR_TR17_Msk (0x1UL << EXTI_FTSR_TR17_Pos) /*!< 0x00020000 */
  1995. #define EXTI_FTSR_TR17 EXTI_FTSR_TR17_Msk /*!< Falling trigger event configuration bit of line 17 */
  1996. #define EXTI_FTSR_TR18_Pos (18U)
  1997. #define EXTI_FTSR_TR18_Msk (0x1UL << EXTI_FTSR_TR18_Pos) /*!< 0x00040000 */
  1998. #define EXTI_FTSR_TR18 EXTI_FTSR_TR18_Msk /*!< Falling trigger event configuration bit of line 18 */
  1999. #define EXTI_FTSR_TR19_Pos (19U)
  2000. #define EXTI_FTSR_TR19_Msk (0x1UL << EXTI_FTSR_TR19_Pos) /*!< 0x00080000 */
  2001. #define EXTI_FTSR_TR19 EXTI_FTSR_TR19_Msk /*!< Falling trigger event configuration bit of line 19 */
  2002. #define EXTI_FTSR_TR20_Pos (20U)
  2003. #define EXTI_FTSR_TR20_Msk (0x1UL << EXTI_FTSR_TR20_Pos) /*!< 0x00100000 */
  2004. #define EXTI_FTSR_TR20 EXTI_FTSR_TR20_Msk /*!< Falling trigger event configuration bit of line 20 */
  2005. #define EXTI_FTSR_TR21_Pos (21U)
  2006. #define EXTI_FTSR_TR21_Msk (0x1UL << EXTI_FTSR_TR21_Pos) /*!< 0x00200000 */
  2007. #define EXTI_FTSR_TR21 EXTI_FTSR_TR21_Msk /*!< Falling trigger event configuration bit of line 21 */
  2008. #define EXTI_FTSR_TR22_Pos (22U)
  2009. #define EXTI_FTSR_TR22_Msk (0x1UL << EXTI_FTSR_TR22_Pos) /*!< 0x00400000 */
  2010. #define EXTI_FTSR_TR22 EXTI_FTSR_TR22_Msk /*!< Falling trigger event configuration bit of line 22 */
  2011. /****************** Bit definition for EXTI_SWIER register ******************/
  2012. #define EXTI_SWIER_SWIER0_Pos (0U)
  2013. #define EXTI_SWIER_SWIER0_Msk (0x1UL << EXTI_SWIER_SWIER0_Pos) /*!< 0x00000001 */
  2014. #define EXTI_SWIER_SWIER0 EXTI_SWIER_SWIER0_Msk /*!< Software Interrupt on line 0 */
  2015. #define EXTI_SWIER_SWIER1_Pos (1U)
  2016. #define EXTI_SWIER_SWIER1_Msk (0x1UL << EXTI_SWIER_SWIER1_Pos) /*!< 0x00000002 */
  2017. #define EXTI_SWIER_SWIER1 EXTI_SWIER_SWIER1_Msk /*!< Software Interrupt on line 1 */
  2018. #define EXTI_SWIER_SWIER2_Pos (2U)
  2019. #define EXTI_SWIER_SWIER2_Msk (0x1UL << EXTI_SWIER_SWIER2_Pos) /*!< 0x00000004 */
  2020. #define EXTI_SWIER_SWIER2 EXTI_SWIER_SWIER2_Msk /*!< Software Interrupt on line 2 */
  2021. #define EXTI_SWIER_SWIER3_Pos (3U)
  2022. #define EXTI_SWIER_SWIER3_Msk (0x1UL << EXTI_SWIER_SWIER3_Pos) /*!< 0x00000008 */
  2023. #define EXTI_SWIER_SWIER3 EXTI_SWIER_SWIER3_Msk /*!< Software Interrupt on line 3 */
  2024. #define EXTI_SWIER_SWIER4_Pos (4U)
  2025. #define EXTI_SWIER_SWIER4_Msk (0x1UL << EXTI_SWIER_SWIER4_Pos) /*!< 0x00000010 */
  2026. #define EXTI_SWIER_SWIER4 EXTI_SWIER_SWIER4_Msk /*!< Software Interrupt on line 4 */
  2027. #define EXTI_SWIER_SWIER5_Pos (5U)
  2028. #define EXTI_SWIER_SWIER5_Msk (0x1UL << EXTI_SWIER_SWIER5_Pos) /*!< 0x00000020 */
  2029. #define EXTI_SWIER_SWIER5 EXTI_SWIER_SWIER5_Msk /*!< Software Interrupt on line 5 */
  2030. #define EXTI_SWIER_SWIER6_Pos (6U)
  2031. #define EXTI_SWIER_SWIER6_Msk (0x1UL << EXTI_SWIER_SWIER6_Pos) /*!< 0x00000040 */
  2032. #define EXTI_SWIER_SWIER6 EXTI_SWIER_SWIER6_Msk /*!< Software Interrupt on line 6 */
  2033. #define EXTI_SWIER_SWIER7_Pos (7U)
  2034. #define EXTI_SWIER_SWIER7_Msk (0x1UL << EXTI_SWIER_SWIER7_Pos) /*!< 0x00000080 */
  2035. #define EXTI_SWIER_SWIER7 EXTI_SWIER_SWIER7_Msk /*!< Software Interrupt on line 7 */
  2036. #define EXTI_SWIER_SWIER8_Pos (8U)
  2037. #define EXTI_SWIER_SWIER8_Msk (0x1UL << EXTI_SWIER_SWIER8_Pos) /*!< 0x00000100 */
  2038. #define EXTI_SWIER_SWIER8 EXTI_SWIER_SWIER8_Msk /*!< Software Interrupt on line 8 */
  2039. #define EXTI_SWIER_SWIER9_Pos (9U)
  2040. #define EXTI_SWIER_SWIER9_Msk (0x1UL << EXTI_SWIER_SWIER9_Pos) /*!< 0x00000200 */
  2041. #define EXTI_SWIER_SWIER9 EXTI_SWIER_SWIER9_Msk /*!< Software Interrupt on line 9 */
  2042. #define EXTI_SWIER_SWIER10_Pos (10U)
  2043. #define EXTI_SWIER_SWIER10_Msk (0x1UL << EXTI_SWIER_SWIER10_Pos) /*!< 0x00000400 */
  2044. #define EXTI_SWIER_SWIER10 EXTI_SWIER_SWIER10_Msk /*!< Software Interrupt on line 10 */
  2045. #define EXTI_SWIER_SWIER11_Pos (11U)
  2046. #define EXTI_SWIER_SWIER11_Msk (0x1UL << EXTI_SWIER_SWIER11_Pos) /*!< 0x00000800 */
  2047. #define EXTI_SWIER_SWIER11 EXTI_SWIER_SWIER11_Msk /*!< Software Interrupt on line 11 */
  2048. #define EXTI_SWIER_SWIER12_Pos (12U)
  2049. #define EXTI_SWIER_SWIER12_Msk (0x1UL << EXTI_SWIER_SWIER12_Pos) /*!< 0x00001000 */
  2050. #define EXTI_SWIER_SWIER12 EXTI_SWIER_SWIER12_Msk /*!< Software Interrupt on line 12 */
  2051. #define EXTI_SWIER_SWIER13_Pos (13U)
  2052. #define EXTI_SWIER_SWIER13_Msk (0x1UL << EXTI_SWIER_SWIER13_Pos) /*!< 0x00002000 */
  2053. #define EXTI_SWIER_SWIER13 EXTI_SWIER_SWIER13_Msk /*!< Software Interrupt on line 13 */
  2054. #define EXTI_SWIER_SWIER14_Pos (14U)
  2055. #define EXTI_SWIER_SWIER14_Msk (0x1UL << EXTI_SWIER_SWIER14_Pos) /*!< 0x00004000 */
  2056. #define EXTI_SWIER_SWIER14 EXTI_SWIER_SWIER14_Msk /*!< Software Interrupt on line 14 */
  2057. #define EXTI_SWIER_SWIER15_Pos (15U)
  2058. #define EXTI_SWIER_SWIER15_Msk (0x1UL << EXTI_SWIER_SWIER15_Pos) /*!< 0x00008000 */
  2059. #define EXTI_SWIER_SWIER15 EXTI_SWIER_SWIER15_Msk /*!< Software Interrupt on line 15 */
  2060. #define EXTI_SWIER_SWIER16_Pos (16U)
  2061. #define EXTI_SWIER_SWIER16_Msk (0x1UL << EXTI_SWIER_SWIER16_Pos) /*!< 0x00010000 */
  2062. #define EXTI_SWIER_SWIER16 EXTI_SWIER_SWIER16_Msk /*!< Software Interrupt on line 16 */
  2063. #define EXTI_SWIER_SWIER17_Pos (17U)
  2064. #define EXTI_SWIER_SWIER17_Msk (0x1UL << EXTI_SWIER_SWIER17_Pos) /*!< 0x00020000 */
  2065. #define EXTI_SWIER_SWIER17 EXTI_SWIER_SWIER17_Msk /*!< Software Interrupt on line 17 */
  2066. #define EXTI_SWIER_SWIER18_Pos (18U)
  2067. #define EXTI_SWIER_SWIER18_Msk (0x1UL << EXTI_SWIER_SWIER18_Pos) /*!< 0x00040000 */
  2068. #define EXTI_SWIER_SWIER18 EXTI_SWIER_SWIER18_Msk /*!< Software Interrupt on line 18 */
  2069. #define EXTI_SWIER_SWIER19_Pos (19U)
  2070. #define EXTI_SWIER_SWIER19_Msk (0x1UL << EXTI_SWIER_SWIER19_Pos) /*!< 0x00080000 */
  2071. #define EXTI_SWIER_SWIER19 EXTI_SWIER_SWIER19_Msk /*!< Software Interrupt on line 19 */
  2072. #define EXTI_SWIER_SWIER20_Pos (20U)
  2073. #define EXTI_SWIER_SWIER20_Msk (0x1UL << EXTI_SWIER_SWIER20_Pos) /*!< 0x00100000 */
  2074. #define EXTI_SWIER_SWIER20 EXTI_SWIER_SWIER20_Msk /*!< Software Interrupt on line 20 */
  2075. #define EXTI_SWIER_SWIER21_Pos (21U)
  2076. #define EXTI_SWIER_SWIER21_Msk (0x1UL << EXTI_SWIER_SWIER21_Pos) /*!< 0x00200000 */
  2077. #define EXTI_SWIER_SWIER21 EXTI_SWIER_SWIER21_Msk /*!< Software Interrupt on line 21 */
  2078. #define EXTI_SWIER_SWIER22_Pos (22U)
  2079. #define EXTI_SWIER_SWIER22_Msk (0x1UL << EXTI_SWIER_SWIER22_Pos) /*!< 0x00400000 */
  2080. #define EXTI_SWIER_SWIER22 EXTI_SWIER_SWIER22_Msk /*!< Software Interrupt on line 22 */
  2081. /******************* Bit definition for EXTI_PR register ********************/
  2082. #define EXTI_PR_PR0_Pos (0U)
  2083. #define EXTI_PR_PR0_Msk (0x1UL << EXTI_PR_PR0_Pos) /*!< 0x00000001 */
  2084. #define EXTI_PR_PR0 EXTI_PR_PR0_Msk /*!< Pending bit for line 0 */
  2085. #define EXTI_PR_PR1_Pos (1U)
  2086. #define EXTI_PR_PR1_Msk (0x1UL << EXTI_PR_PR1_Pos) /*!< 0x00000002 */
  2087. #define EXTI_PR_PR1 EXTI_PR_PR1_Msk /*!< Pending bit for line 1 */
  2088. #define EXTI_PR_PR2_Pos (2U)
  2089. #define EXTI_PR_PR2_Msk (0x1UL << EXTI_PR_PR2_Pos) /*!< 0x00000004 */
  2090. #define EXTI_PR_PR2 EXTI_PR_PR2_Msk /*!< Pending bit for line 2 */
  2091. #define EXTI_PR_PR3_Pos (3U)
  2092. #define EXTI_PR_PR3_Msk (0x1UL << EXTI_PR_PR3_Pos) /*!< 0x00000008 */
  2093. #define EXTI_PR_PR3 EXTI_PR_PR3_Msk /*!< Pending bit for line 3 */
  2094. #define EXTI_PR_PR4_Pos (4U)
  2095. #define EXTI_PR_PR4_Msk (0x1UL << EXTI_PR_PR4_Pos) /*!< 0x00000010 */
  2096. #define EXTI_PR_PR4 EXTI_PR_PR4_Msk /*!< Pending bit for line 4 */
  2097. #define EXTI_PR_PR5_Pos (5U)
  2098. #define EXTI_PR_PR5_Msk (0x1UL << EXTI_PR_PR5_Pos) /*!< 0x00000020 */
  2099. #define EXTI_PR_PR5 EXTI_PR_PR5_Msk /*!< Pending bit for line 5 */
  2100. #define EXTI_PR_PR6_Pos (6U)
  2101. #define EXTI_PR_PR6_Msk (0x1UL << EXTI_PR_PR6_Pos) /*!< 0x00000040 */
  2102. #define EXTI_PR_PR6 EXTI_PR_PR6_Msk /*!< Pending bit for line 6 */
  2103. #define EXTI_PR_PR7_Pos (7U)
  2104. #define EXTI_PR_PR7_Msk (0x1UL << EXTI_PR_PR7_Pos) /*!< 0x00000080 */
  2105. #define EXTI_PR_PR7 EXTI_PR_PR7_Msk /*!< Pending bit for line 7 */
  2106. #define EXTI_PR_PR8_Pos (8U)
  2107. #define EXTI_PR_PR8_Msk (0x1UL << EXTI_PR_PR8_Pos) /*!< 0x00000100 */
  2108. #define EXTI_PR_PR8 EXTI_PR_PR8_Msk /*!< Pending bit for line 8 */
  2109. #define EXTI_PR_PR9_Pos (9U)
  2110. #define EXTI_PR_PR9_Msk (0x1UL << EXTI_PR_PR9_Pos) /*!< 0x00000200 */
  2111. #define EXTI_PR_PR9 EXTI_PR_PR9_Msk /*!< Pending bit for line 9 */
  2112. #define EXTI_PR_PR10_Pos (10U)
  2113. #define EXTI_PR_PR10_Msk (0x1UL << EXTI_PR_PR10_Pos) /*!< 0x00000400 */
  2114. #define EXTI_PR_PR10 EXTI_PR_PR10_Msk /*!< Pending bit for line 10 */
  2115. #define EXTI_PR_PR11_Pos (11U)
  2116. #define EXTI_PR_PR11_Msk (0x1UL << EXTI_PR_PR11_Pos) /*!< 0x00000800 */
  2117. #define EXTI_PR_PR11 EXTI_PR_PR11_Msk /*!< Pending bit for line 11 */
  2118. #define EXTI_PR_PR12_Pos (12U)
  2119. #define EXTI_PR_PR12_Msk (0x1UL << EXTI_PR_PR12_Pos) /*!< 0x00001000 */
  2120. #define EXTI_PR_PR12 EXTI_PR_PR12_Msk /*!< Pending bit for line 12 */
  2121. #define EXTI_PR_PR13_Pos (13U)
  2122. #define EXTI_PR_PR13_Msk (0x1UL << EXTI_PR_PR13_Pos) /*!< 0x00002000 */
  2123. #define EXTI_PR_PR13 EXTI_PR_PR13_Msk /*!< Pending bit for line 13 */
  2124. #define EXTI_PR_PR14_Pos (14U)
  2125. #define EXTI_PR_PR14_Msk (0x1UL << EXTI_PR_PR14_Pos) /*!< 0x00004000 */
  2126. #define EXTI_PR_PR14 EXTI_PR_PR14_Msk /*!< Pending bit for line 14 */
  2127. #define EXTI_PR_PR15_Pos (15U)
  2128. #define EXTI_PR_PR15_Msk (0x1UL << EXTI_PR_PR15_Pos) /*!< 0x00008000 */
  2129. #define EXTI_PR_PR15 EXTI_PR_PR15_Msk /*!< Pending bit for line 15 */
  2130. #define EXTI_PR_PR16_Pos (16U)
  2131. #define EXTI_PR_PR16_Msk (0x1UL << EXTI_PR_PR16_Pos) /*!< 0x00010000 */
  2132. #define EXTI_PR_PR16 EXTI_PR_PR16_Msk /*!< Pending bit for line 16 */
  2133. #define EXTI_PR_PR17_Pos (17U)
  2134. #define EXTI_PR_PR17_Msk (0x1UL << EXTI_PR_PR17_Pos) /*!< 0x00020000 */
  2135. #define EXTI_PR_PR17 EXTI_PR_PR17_Msk /*!< Pending bit for line 17 */
  2136. #define EXTI_PR_PR18_Pos (18U)
  2137. #define EXTI_PR_PR18_Msk (0x1UL << EXTI_PR_PR18_Pos) /*!< 0x00040000 */
  2138. #define EXTI_PR_PR18 EXTI_PR_PR18_Msk /*!< Pending bit for line 18 */
  2139. #define EXTI_PR_PR19_Pos (19U)
  2140. #define EXTI_PR_PR19_Msk (0x1UL << EXTI_PR_PR19_Pos) /*!< 0x00080000 */
  2141. #define EXTI_PR_PR19 EXTI_PR_PR19_Msk /*!< Pending bit for line 19 */
  2142. #define EXTI_PR_PR20_Pos (20U)
  2143. #define EXTI_PR_PR20_Msk (0x1UL << EXTI_PR_PR20_Pos) /*!< 0x00100000 */
  2144. #define EXTI_PR_PR20 EXTI_PR_PR20_Msk /*!< Pending bit for line 20 */
  2145. #define EXTI_PR_PR21_Pos (21U)
  2146. #define EXTI_PR_PR21_Msk (0x1UL << EXTI_PR_PR21_Pos) /*!< 0x00200000 */
  2147. #define EXTI_PR_PR21 EXTI_PR_PR21_Msk /*!< Pending bit for line 21 */
  2148. #define EXTI_PR_PR22_Pos (22U)
  2149. #define EXTI_PR_PR22_Msk (0x1UL << EXTI_PR_PR22_Pos) /*!< 0x00400000 */
  2150. #define EXTI_PR_PR22 EXTI_PR_PR22_Msk /*!< Pending bit for line 22 */
  2151. /******************************************************************************/
  2152. /* */
  2153. /* FLASH */
  2154. /* */
  2155. /******************************************************************************/
  2156. /******************* Bits definition for FLASH_ACR register *****************/
  2157. #define FLASH_ACR_LATENCY_Pos (0U)
  2158. #define FLASH_ACR_LATENCY_Msk (0xFUL << FLASH_ACR_LATENCY_Pos) /*!< 0x0000000F */
  2159. #define FLASH_ACR_LATENCY FLASH_ACR_LATENCY_Msk
  2160. #define FLASH_ACR_LATENCY_0WS 0x00000000U
  2161. #define FLASH_ACR_LATENCY_1WS 0x00000001U
  2162. #define FLASH_ACR_LATENCY_2WS 0x00000002U
  2163. #define FLASH_ACR_LATENCY_3WS 0x00000003U
  2164. #define FLASH_ACR_LATENCY_4WS 0x00000004U
  2165. #define FLASH_ACR_LATENCY_5WS 0x00000005U
  2166. #define FLASH_ACR_LATENCY_6WS 0x00000006U
  2167. #define FLASH_ACR_LATENCY_7WS 0x00000007U
  2168. #define FLASH_ACR_PRFTEN_Pos (8U)
  2169. #define FLASH_ACR_PRFTEN_Msk (0x1UL << FLASH_ACR_PRFTEN_Pos) /*!< 0x00000100 */
  2170. #define FLASH_ACR_PRFTEN FLASH_ACR_PRFTEN_Msk
  2171. #define FLASH_ACR_ICEN_Pos (9U)
  2172. #define FLASH_ACR_ICEN_Msk (0x1UL << FLASH_ACR_ICEN_Pos) /*!< 0x00000200 */
  2173. #define FLASH_ACR_ICEN FLASH_ACR_ICEN_Msk
  2174. #define FLASH_ACR_DCEN_Pos (10U)
  2175. #define FLASH_ACR_DCEN_Msk (0x1UL << FLASH_ACR_DCEN_Pos) /*!< 0x00000400 */
  2176. #define FLASH_ACR_DCEN FLASH_ACR_DCEN_Msk
  2177. #define FLASH_ACR_ICRST_Pos (11U)
  2178. #define FLASH_ACR_ICRST_Msk (0x1UL << FLASH_ACR_ICRST_Pos) /*!< 0x00000800 */
  2179. #define FLASH_ACR_ICRST FLASH_ACR_ICRST_Msk
  2180. #define FLASH_ACR_DCRST_Pos (12U)
  2181. #define FLASH_ACR_DCRST_Msk (0x1UL << FLASH_ACR_DCRST_Pos) /*!< 0x00001000 */
  2182. #define FLASH_ACR_DCRST FLASH_ACR_DCRST_Msk
  2183. #define FLASH_ACR_BYTE0_ADDRESS_Pos (10U)
  2184. #define FLASH_ACR_BYTE0_ADDRESS_Msk (0x10008FUL << FLASH_ACR_BYTE0_ADDRESS_Pos) /*!< 0x40023C00 */
  2185. #define FLASH_ACR_BYTE0_ADDRESS FLASH_ACR_BYTE0_ADDRESS_Msk
  2186. #define FLASH_ACR_BYTE2_ADDRESS_Pos (0U)
  2187. #define FLASH_ACR_BYTE2_ADDRESS_Msk (0x40023C03UL << FLASH_ACR_BYTE2_ADDRESS_Pos) /*!< 0x40023C03 */
  2188. #define FLASH_ACR_BYTE2_ADDRESS FLASH_ACR_BYTE2_ADDRESS_Msk
  2189. /******************* Bits definition for FLASH_SR register ******************/
  2190. #define FLASH_SR_EOP_Pos (0U)
  2191. #define FLASH_SR_EOP_Msk (0x1UL << FLASH_SR_EOP_Pos) /*!< 0x00000001 */
  2192. #define FLASH_SR_EOP FLASH_SR_EOP_Msk
  2193. #define FLASH_SR_SOP_Pos (1U)
  2194. #define FLASH_SR_SOP_Msk (0x1UL << FLASH_SR_SOP_Pos) /*!< 0x00000002 */
  2195. #define FLASH_SR_SOP FLASH_SR_SOP_Msk
  2196. #define FLASH_SR_WRPERR_Pos (4U)
  2197. #define FLASH_SR_WRPERR_Msk (0x1UL << FLASH_SR_WRPERR_Pos) /*!< 0x00000010 */
  2198. #define FLASH_SR_WRPERR FLASH_SR_WRPERR_Msk
  2199. #define FLASH_SR_PGAERR_Pos (5U)
  2200. #define FLASH_SR_PGAERR_Msk (0x1UL << FLASH_SR_PGAERR_Pos) /*!< 0x00000020 */
  2201. #define FLASH_SR_PGAERR FLASH_SR_PGAERR_Msk
  2202. #define FLASH_SR_PGPERR_Pos (6U)
  2203. #define FLASH_SR_PGPERR_Msk (0x1UL << FLASH_SR_PGPERR_Pos) /*!< 0x00000040 */
  2204. #define FLASH_SR_PGPERR FLASH_SR_PGPERR_Msk
  2205. #define FLASH_SR_PGSERR_Pos (7U)
  2206. #define FLASH_SR_PGSERR_Msk (0x1UL << FLASH_SR_PGSERR_Pos) /*!< 0x00000080 */
  2207. #define FLASH_SR_PGSERR FLASH_SR_PGSERR_Msk
  2208. #define FLASH_SR_RDERR_Pos (8U)
  2209. #define FLASH_SR_RDERR_Msk (0x1UL << FLASH_SR_RDERR_Pos) /*!< 0x00000100 */
  2210. #define FLASH_SR_RDERR FLASH_SR_RDERR_Msk
  2211. #define FLASH_SR_BSY_Pos (16U)
  2212. #define FLASH_SR_BSY_Msk (0x1UL << FLASH_SR_BSY_Pos) /*!< 0x00010000 */
  2213. #define FLASH_SR_BSY FLASH_SR_BSY_Msk
  2214. /******************* Bits definition for FLASH_CR register ******************/
  2215. #define FLASH_CR_PG_Pos (0U)
  2216. #define FLASH_CR_PG_Msk (0x1UL << FLASH_CR_PG_Pos) /*!< 0x00000001 */
  2217. #define FLASH_CR_PG FLASH_CR_PG_Msk
  2218. #define FLASH_CR_SER_Pos (1U)
  2219. #define FLASH_CR_SER_Msk (0x1UL << FLASH_CR_SER_Pos) /*!< 0x00000002 */
  2220. #define FLASH_CR_SER FLASH_CR_SER_Msk
  2221. #define FLASH_CR_MER_Pos (2U)
  2222. #define FLASH_CR_MER_Msk (0x1UL << FLASH_CR_MER_Pos) /*!< 0x00000004 */
  2223. #define FLASH_CR_MER FLASH_CR_MER_Msk
  2224. #define FLASH_CR_SNB_Pos (3U)
  2225. #define FLASH_CR_SNB_Msk (0x1FUL << FLASH_CR_SNB_Pos) /*!< 0x000000F8 */
  2226. #define FLASH_CR_SNB FLASH_CR_SNB_Msk
  2227. #define FLASH_CR_SNB_0 (0x01UL << FLASH_CR_SNB_Pos) /*!< 0x00000008 */
  2228. #define FLASH_CR_SNB_1 (0x02UL << FLASH_CR_SNB_Pos) /*!< 0x00000010 */
  2229. #define FLASH_CR_SNB_2 (0x04UL << FLASH_CR_SNB_Pos) /*!< 0x00000020 */
  2230. #define FLASH_CR_SNB_3 (0x08UL << FLASH_CR_SNB_Pos) /*!< 0x00000040 */
  2231. #define FLASH_CR_SNB_4 (0x10UL << FLASH_CR_SNB_Pos) /*!< 0x00000080 */
  2232. #define FLASH_CR_PSIZE_Pos (8U)
  2233. #define FLASH_CR_PSIZE_Msk (0x3UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000300 */
  2234. #define FLASH_CR_PSIZE FLASH_CR_PSIZE_Msk
  2235. #define FLASH_CR_PSIZE_0 (0x1UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000100 */
  2236. #define FLASH_CR_PSIZE_1 (0x2UL << FLASH_CR_PSIZE_Pos) /*!< 0x00000200 */
  2237. #define FLASH_CR_STRT_Pos (16U)
  2238. #define FLASH_CR_STRT_Msk (0x1UL << FLASH_CR_STRT_Pos) /*!< 0x00010000 */
  2239. #define FLASH_CR_STRT FLASH_CR_STRT_Msk
  2240. #define FLASH_CR_EOPIE_Pos (24U)
  2241. #define FLASH_CR_EOPIE_Msk (0x1UL << FLASH_CR_EOPIE_Pos) /*!< 0x01000000 */
  2242. #define FLASH_CR_EOPIE FLASH_CR_EOPIE_Msk
  2243. #define FLASH_CR_LOCK_Pos (31U)
  2244. #define FLASH_CR_LOCK_Msk (0x1UL << FLASH_CR_LOCK_Pos) /*!< 0x80000000 */
  2245. #define FLASH_CR_LOCK FLASH_CR_LOCK_Msk
  2246. /******************* Bits definition for FLASH_OPTCR register ***************/
  2247. #define FLASH_OPTCR_OPTLOCK_Pos (0U)
  2248. #define FLASH_OPTCR_OPTLOCK_Msk (0x1UL << FLASH_OPTCR_OPTLOCK_Pos) /*!< 0x00000001 */
  2249. #define FLASH_OPTCR_OPTLOCK FLASH_OPTCR_OPTLOCK_Msk
  2250. #define FLASH_OPTCR_OPTSTRT_Pos (1U)
  2251. #define FLASH_OPTCR_OPTSTRT_Msk (0x1UL << FLASH_OPTCR_OPTSTRT_Pos) /*!< 0x00000002 */
  2252. #define FLASH_OPTCR_OPTSTRT FLASH_OPTCR_OPTSTRT_Msk
  2253. #define FLASH_OPTCR_BOR_LEV_0 0x00000004U
  2254. #define FLASH_OPTCR_BOR_LEV_1 0x00000008U
  2255. #define FLASH_OPTCR_BOR_LEV_Pos (2U)
  2256. #define FLASH_OPTCR_BOR_LEV_Msk (0x3UL << FLASH_OPTCR_BOR_LEV_Pos) /*!< 0x0000000C */
  2257. #define FLASH_OPTCR_BOR_LEV FLASH_OPTCR_BOR_LEV_Msk
  2258. #define FLASH_OPTCR_WDG_SW_Pos (5U)
  2259. #define FLASH_OPTCR_WDG_SW_Msk (0x1UL << FLASH_OPTCR_WDG_SW_Pos) /*!< 0x00000020 */
  2260. #define FLASH_OPTCR_WDG_SW FLASH_OPTCR_WDG_SW_Msk
  2261. #define FLASH_OPTCR_nRST_STOP_Pos (6U)
  2262. #define FLASH_OPTCR_nRST_STOP_Msk (0x1UL << FLASH_OPTCR_nRST_STOP_Pos) /*!< 0x00000040 */
  2263. #define FLASH_OPTCR_nRST_STOP FLASH_OPTCR_nRST_STOP_Msk
  2264. #define FLASH_OPTCR_nRST_STDBY_Pos (7U)
  2265. #define FLASH_OPTCR_nRST_STDBY_Msk (0x1UL << FLASH_OPTCR_nRST_STDBY_Pos) /*!< 0x00000080 */
  2266. #define FLASH_OPTCR_nRST_STDBY FLASH_OPTCR_nRST_STDBY_Msk
  2267. #define FLASH_OPTCR_RDP_Pos (8U)
  2268. #define FLASH_OPTCR_RDP_Msk (0xFFUL << FLASH_OPTCR_RDP_Pos) /*!< 0x0000FF00 */
  2269. #define FLASH_OPTCR_RDP FLASH_OPTCR_RDP_Msk
  2270. #define FLASH_OPTCR_RDP_0 (0x01UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000100 */
  2271. #define FLASH_OPTCR_RDP_1 (0x02UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000200 */
  2272. #define FLASH_OPTCR_RDP_2 (0x04UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000400 */
  2273. #define FLASH_OPTCR_RDP_3 (0x08UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00000800 */
  2274. #define FLASH_OPTCR_RDP_4 (0x10UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00001000 */
  2275. #define FLASH_OPTCR_RDP_5 (0x20UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00002000 */
  2276. #define FLASH_OPTCR_RDP_6 (0x40UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00004000 */
  2277. #define FLASH_OPTCR_RDP_7 (0x80UL << FLASH_OPTCR_RDP_Pos) /*!< 0x00008000 */
  2278. #define FLASH_OPTCR_nWRP_Pos (16U)
  2279. #define FLASH_OPTCR_nWRP_Msk (0xFFFUL << FLASH_OPTCR_nWRP_Pos) /*!< 0x0FFF0000 */
  2280. #define FLASH_OPTCR_nWRP FLASH_OPTCR_nWRP_Msk
  2281. #define FLASH_OPTCR_nWRP_0 0x00010000U
  2282. #define FLASH_OPTCR_nWRP_1 0x00020000U
  2283. #define FLASH_OPTCR_nWRP_2 0x00040000U
  2284. #define FLASH_OPTCR_nWRP_3 0x00080000U
  2285. #define FLASH_OPTCR_nWRP_4 0x00100000U
  2286. #define FLASH_OPTCR_nWRP_5 0x00200000U
  2287. #define FLASH_OPTCR_nWRP_6 0x00400000U
  2288. #define FLASH_OPTCR_nWRP_7 0x00800000U
  2289. #define FLASH_OPTCR_nWRP_8 0x01000000U
  2290. #define FLASH_OPTCR_nWRP_9 0x02000000U
  2291. #define FLASH_OPTCR_nWRP_10 0x04000000U
  2292. #define FLASH_OPTCR_nWRP_11 0x08000000U
  2293. /****************** Bits definition for FLASH_OPTCR1 register ***************/
  2294. #define FLASH_OPTCR1_nWRP_Pos (16U)
  2295. #define FLASH_OPTCR1_nWRP_Msk (0xFFFUL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x0FFF0000 */
  2296. #define FLASH_OPTCR1_nWRP FLASH_OPTCR1_nWRP_Msk
  2297. #define FLASH_OPTCR1_nWRP_0 (0x001UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00010000 */
  2298. #define FLASH_OPTCR1_nWRP_1 (0x002UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00020000 */
  2299. #define FLASH_OPTCR1_nWRP_2 (0x004UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00040000 */
  2300. #define FLASH_OPTCR1_nWRP_3 (0x008UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00080000 */
  2301. #define FLASH_OPTCR1_nWRP_4 (0x010UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00100000 */
  2302. #define FLASH_OPTCR1_nWRP_5 (0x020UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00200000 */
  2303. #define FLASH_OPTCR1_nWRP_6 (0x040UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00400000 */
  2304. #define FLASH_OPTCR1_nWRP_7 (0x080UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x00800000 */
  2305. #define FLASH_OPTCR1_nWRP_8 (0x100UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x01000000 */
  2306. #define FLASH_OPTCR1_nWRP_9 (0x200UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x02000000 */
  2307. #define FLASH_OPTCR1_nWRP_10 (0x400UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x04000000 */
  2308. #define FLASH_OPTCR1_nWRP_11 (0x800UL << FLASH_OPTCR1_nWRP_Pos) /*!< 0x08000000 */
  2309. /******************************************************************************/
  2310. /* */
  2311. /* General Purpose I/O */
  2312. /* */
  2313. /******************************************************************************/
  2314. /****************** Bits definition for GPIO_MODER register *****************/
  2315. #define GPIO_MODER_MODER0_Pos (0U)
  2316. #define GPIO_MODER_MODER0_Msk (0x3UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000003 */
  2317. #define GPIO_MODER_MODER0 GPIO_MODER_MODER0_Msk
  2318. #define GPIO_MODER_MODER0_0 (0x1UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000001 */
  2319. #define GPIO_MODER_MODER0_1 (0x2UL << GPIO_MODER_MODER0_Pos) /*!< 0x00000002 */
  2320. #define GPIO_MODER_MODER1_Pos (2U)
  2321. #define GPIO_MODER_MODER1_Msk (0x3UL << GPIO_MODER_MODER1_Pos) /*!< 0x0000000C */
  2322. #define GPIO_MODER_MODER1 GPIO_MODER_MODER1_Msk
  2323. #define GPIO_MODER_MODER1_0 (0x1UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000004 */
  2324. #define GPIO_MODER_MODER1_1 (0x2UL << GPIO_MODER_MODER1_Pos) /*!< 0x00000008 */
  2325. #define GPIO_MODER_MODER2_Pos (4U)
  2326. #define GPIO_MODER_MODER2_Msk (0x3UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000030 */
  2327. #define GPIO_MODER_MODER2 GPIO_MODER_MODER2_Msk
  2328. #define GPIO_MODER_MODER2_0 (0x1UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000010 */
  2329. #define GPIO_MODER_MODER2_1 (0x2UL << GPIO_MODER_MODER2_Pos) /*!< 0x00000020 */
  2330. #define GPIO_MODER_MODER3_Pos (6U)
  2331. #define GPIO_MODER_MODER3_Msk (0x3UL << GPIO_MODER_MODER3_Pos) /*!< 0x000000C0 */
  2332. #define GPIO_MODER_MODER3 GPIO_MODER_MODER3_Msk
  2333. #define GPIO_MODER_MODER3_0 (0x1UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000040 */
  2334. #define GPIO_MODER_MODER3_1 (0x2UL << GPIO_MODER_MODER3_Pos) /*!< 0x00000080 */
  2335. #define GPIO_MODER_MODER4_Pos (8U)
  2336. #define GPIO_MODER_MODER4_Msk (0x3UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000300 */
  2337. #define GPIO_MODER_MODER4 GPIO_MODER_MODER4_Msk
  2338. #define GPIO_MODER_MODER4_0 (0x1UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000100 */
  2339. #define GPIO_MODER_MODER4_1 (0x2UL << GPIO_MODER_MODER4_Pos) /*!< 0x00000200 */
  2340. #define GPIO_MODER_MODER5_Pos (10U)
  2341. #define GPIO_MODER_MODER5_Msk (0x3UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000C00 */
  2342. #define GPIO_MODER_MODER5 GPIO_MODER_MODER5_Msk
  2343. #define GPIO_MODER_MODER5_0 (0x1UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000400 */
  2344. #define GPIO_MODER_MODER5_1 (0x2UL << GPIO_MODER_MODER5_Pos) /*!< 0x00000800 */
  2345. #define GPIO_MODER_MODER6_Pos (12U)
  2346. #define GPIO_MODER_MODER6_Msk (0x3UL << GPIO_MODER_MODER6_Pos) /*!< 0x00003000 */
  2347. #define GPIO_MODER_MODER6 GPIO_MODER_MODER6_Msk
  2348. #define GPIO_MODER_MODER6_0 (0x1UL << GPIO_MODER_MODER6_Pos) /*!< 0x00001000 */
  2349. #define GPIO_MODER_MODER6_1 (0x2UL << GPIO_MODER_MODER6_Pos) /*!< 0x00002000 */
  2350. #define GPIO_MODER_MODER7_Pos (14U)
  2351. #define GPIO_MODER_MODER7_Msk (0x3UL << GPIO_MODER_MODER7_Pos) /*!< 0x0000C000 */
  2352. #define GPIO_MODER_MODER7 GPIO_MODER_MODER7_Msk
  2353. #define GPIO_MODER_MODER7_0 (0x1UL << GPIO_MODER_MODER7_Pos) /*!< 0x00004000 */
  2354. #define GPIO_MODER_MODER7_1 (0x2UL << GPIO_MODER_MODER7_Pos) /*!< 0x00008000 */
  2355. #define GPIO_MODER_MODER8_Pos (16U)
  2356. #define GPIO_MODER_MODER8_Msk (0x3UL << GPIO_MODER_MODER8_Pos) /*!< 0x00030000 */
  2357. #define GPIO_MODER_MODER8 GPIO_MODER_MODER8_Msk
  2358. #define GPIO_MODER_MODER8_0 (0x1UL << GPIO_MODER_MODER8_Pos) /*!< 0x00010000 */
  2359. #define GPIO_MODER_MODER8_1 (0x2UL << GPIO_MODER_MODER8_Pos) /*!< 0x00020000 */
  2360. #define GPIO_MODER_MODER9_Pos (18U)
  2361. #define GPIO_MODER_MODER9_Msk (0x3UL << GPIO_MODER_MODER9_Pos) /*!< 0x000C0000 */
  2362. #define GPIO_MODER_MODER9 GPIO_MODER_MODER9_Msk
  2363. #define GPIO_MODER_MODER9_0 (0x1UL << GPIO_MODER_MODER9_Pos) /*!< 0x00040000 */
  2364. #define GPIO_MODER_MODER9_1 (0x2UL << GPIO_MODER_MODER9_Pos) /*!< 0x00080000 */
  2365. #define GPIO_MODER_MODER10_Pos (20U)
  2366. #define GPIO_MODER_MODER10_Msk (0x3UL << GPIO_MODER_MODER10_Pos) /*!< 0x00300000 */
  2367. #define GPIO_MODER_MODER10 GPIO_MODER_MODER10_Msk
  2368. #define GPIO_MODER_MODER10_0 (0x1UL << GPIO_MODER_MODER10_Pos) /*!< 0x00100000 */
  2369. #define GPIO_MODER_MODER10_1 (0x2UL << GPIO_MODER_MODER10_Pos) /*!< 0x00200000 */
  2370. #define GPIO_MODER_MODER11_Pos (22U)
  2371. #define GPIO_MODER_MODER11_Msk (0x3UL << GPIO_MODER_MODER11_Pos) /*!< 0x00C00000 */
  2372. #define GPIO_MODER_MODER11 GPIO_MODER_MODER11_Msk
  2373. #define GPIO_MODER_MODER11_0 (0x1UL << GPIO_MODER_MODER11_Pos) /*!< 0x00400000 */
  2374. #define GPIO_MODER_MODER11_1 (0x2UL << GPIO_MODER_MODER11_Pos) /*!< 0x00800000 */
  2375. #define GPIO_MODER_MODER12_Pos (24U)
  2376. #define GPIO_MODER_MODER12_Msk (0x3UL << GPIO_MODER_MODER12_Pos) /*!< 0x03000000 */
  2377. #define GPIO_MODER_MODER12 GPIO_MODER_MODER12_Msk
  2378. #define GPIO_MODER_MODER12_0 (0x1UL << GPIO_MODER_MODER12_Pos) /*!< 0x01000000 */
  2379. #define GPIO_MODER_MODER12_1 (0x2UL << GPIO_MODER_MODER12_Pos) /*!< 0x02000000 */
  2380. #define GPIO_MODER_MODER13_Pos (26U)
  2381. #define GPIO_MODER_MODER13_Msk (0x3UL << GPIO_MODER_MODER13_Pos) /*!< 0x0C000000 */
  2382. #define GPIO_MODER_MODER13 GPIO_MODER_MODER13_Msk
  2383. #define GPIO_MODER_MODER13_0 (0x1UL << GPIO_MODER_MODER13_Pos) /*!< 0x04000000 */
  2384. #define GPIO_MODER_MODER13_1 (0x2UL << GPIO_MODER_MODER13_Pos) /*!< 0x08000000 */
  2385. #define GPIO_MODER_MODER14_Pos (28U)
  2386. #define GPIO_MODER_MODER14_Msk (0x3UL << GPIO_MODER_MODER14_Pos) /*!< 0x30000000 */
  2387. #define GPIO_MODER_MODER14 GPIO_MODER_MODER14_Msk
  2388. #define GPIO_MODER_MODER14_0 (0x1UL << GPIO_MODER_MODER14_Pos) /*!< 0x10000000 */
  2389. #define GPIO_MODER_MODER14_1 (0x2UL << GPIO_MODER_MODER14_Pos) /*!< 0x20000000 */
  2390. #define GPIO_MODER_MODER15_Pos (30U)
  2391. #define GPIO_MODER_MODER15_Msk (0x3UL << GPIO_MODER_MODER15_Pos) /*!< 0xC0000000 */
  2392. #define GPIO_MODER_MODER15 GPIO_MODER_MODER15_Msk
  2393. #define GPIO_MODER_MODER15_0 (0x1UL << GPIO_MODER_MODER15_Pos) /*!< 0x40000000 */
  2394. #define GPIO_MODER_MODER15_1 (0x2UL << GPIO_MODER_MODER15_Pos) /*!< 0x80000000 */
  2395. /* Legacy defines */
  2396. #define GPIO_MODER_MODE0_Pos GPIO_MODER_MODER0_Pos
  2397. #define GPIO_MODER_MODE0_Msk GPIO_MODER_MODER0_Msk
  2398. #define GPIO_MODER_MODE0 GPIO_MODER_MODER0
  2399. #define GPIO_MODER_MODE0_0 GPIO_MODER_MODER0_0
  2400. #define GPIO_MODER_MODE0_1 GPIO_MODER_MODER0_1
  2401. #define GPIO_MODER_MODE1_Pos GPIO_MODER_MODER1_Pos
  2402. #define GPIO_MODER_MODE1_Msk GPIO_MODER_MODER1_Msk
  2403. #define GPIO_MODER_MODE1 GPIO_MODER_MODER1
  2404. #define GPIO_MODER_MODE1_0 GPIO_MODER_MODER1_0
  2405. #define GPIO_MODER_MODE1_1 GPIO_MODER_MODER1_1
  2406. #define GPIO_MODER_MODE2_Pos GPIO_MODER_MODER2_PoS
  2407. #define GPIO_MODER_MODE2_Msk GPIO_MODER_MODER2_Msk
  2408. #define GPIO_MODER_MODE2 GPIO_MODER_MODER2
  2409. #define GPIO_MODER_MODE2_0 GPIO_MODER_MODER2_0
  2410. #define GPIO_MODER_MODE2_1 GPIO_MODER_MODER2_1
  2411. #define GPIO_MODER_MODE3_Pos GPIO_MODER_MODER3_Pos
  2412. #define GPIO_MODER_MODE3_Msk GPIO_MODER_MODER3_Msk
  2413. #define GPIO_MODER_MODE3 GPIO_MODER_MODER3
  2414. #define GPIO_MODER_MODE3_0 GPIO_MODER_MODER3_0
  2415. #define GPIO_MODER_MODE3_1 GPIO_MODER_MODER3_1
  2416. #define GPIO_MODER_MODE4_Pos GPIO_MODER_MODER4_Pos
  2417. #define GPIO_MODER_MODE4_Msk GPIO_MODER_MODER4_Msk
  2418. #define GPIO_MODER_MODE4 GPIO_MODER_MODER4
  2419. #define GPIO_MODER_MODE4_0 GPIO_MODER_MODER4_0
  2420. #define GPIO_MODER_MODE4_1 GPIO_MODER_MODER4_1
  2421. #define GPIO_MODER_MODE5_Pos GPIO_MODER_MODER5_Pos
  2422. #define GPIO_MODER_MODE5_Msk GPIO_MODER_MODER5_Msk
  2423. #define GPIO_MODER_MODE5 GPIO_MODER_MODER5
  2424. #define GPIO_MODER_MODE5_0 GPIO_MODER_MODER5_0
  2425. #define GPIO_MODER_MODE5_1 GPIO_MODER_MODER5_1
  2426. #define GPIO_MODER_MODE6_Pos GPIO_MODER_MODER6_Pos
  2427. #define GPIO_MODER_MODE6_Msk GPIO_MODER_MODER6_Msk
  2428. #define GPIO_MODER_MODE6 GPIO_MODER_MODER6
  2429. #define GPIO_MODER_MODE6_0 GPIO_MODER_MODER6_0
  2430. #define GPIO_MODER_MODE6_1 GPIO_MODER_MODER6_1
  2431. #define GPIO_MODER_MODE7_Pos GPIO_MODER_MODER7_Pos
  2432. #define GPIO_MODER_MODE7_Msk GPIO_MODER_MODER7_Msk
  2433. #define GPIO_MODER_MODE7 GPIO_MODER_MODER7
  2434. #define GPIO_MODER_MODE7_0 GPIO_MODER_MODER7_0
  2435. #define GPIO_MODER_MODE7_1 GPIO_MODER_MODER7_1
  2436. #define GPIO_MODER_MODE8_Pos GPIO_MODER_MODER8_Pos
  2437. #define GPIO_MODER_MODE8_Msk GPIO_MODER_MODER2_Msk
  2438. #define GPIO_MODER_MODE8 GPIO_MODER_MODER8
  2439. #define GPIO_MODER_MODE8_0 GPIO_MODER_MODER8_0
  2440. #define GPIO_MODER_MODE8_1 GPIO_MODER_MODER8_1
  2441. #define GPIO_MODER_MODE9_Pos GPIO_MODER_MODER9_Pos
  2442. #define GPIO_MODER_MODE9_Msk GPIO_MODER_MODER9_Msk
  2443. #define GPIO_MODER_MODE9 GPIO_MODER_MODER9
  2444. #define GPIO_MODER_MODE9_0 GPIO_MODER_MODER9_0
  2445. #define GPIO_MODER_MODE9_1 GPIO_MODER_MODER9_1
  2446. #define GPIO_MODER_MODE10_Pos GPIO_MODER_MODER10_Pos
  2447. #define GPIO_MODER_MODE10_Msk GPIO_MODER_MODER10_Msk
  2448. #define GPIO_MODER_MODE10 GPIO_MODER_MODER10
  2449. #define GPIO_MODER_MODE10_0 GPIO_MODER_MODER10_0
  2450. #define GPIO_MODER_MODE10_1 GPIO_MODER_MODER10_1
  2451. #define GPIO_MODER_MODE11_Pos GPIO_MODER_MODER11_Pos
  2452. #define GPIO_MODER_MODE11_Msk GPIO_MODER_MODER11_Msk
  2453. #define GPIO_MODER_MODE11 GPIO_MODER_MODER11
  2454. #define GPIO_MODER_MODE11_0 GPIO_MODER_MODER11_0
  2455. #define GPIO_MODER_MODE11_1 GPIO_MODER_MODER11_1
  2456. #define GPIO_MODER_MODE12_Pos GPIO_MODER_MODER12_Pos
  2457. #define GPIO_MODER_MODE12_Msk GPIO_MODER_MODER12_Msk
  2458. #define GPIO_MODER_MODE12 GPIO_MODER_MODER12
  2459. #define GPIO_MODER_MODE12_0 GPIO_MODER_MODER12_0
  2460. #define GPIO_MODER_MODE12_1 GPIO_MODER_MODER12_1
  2461. #define GPIO_MODER_MODE13_Pos GPIO_MODER_MODER13_Pos
  2462. #define GPIO_MODER_MODE13_Msk GPIO_MODER_MODER13_Msk
  2463. #define GPIO_MODER_MODE13 GPIO_MODER_MODER13
  2464. #define GPIO_MODER_MODE13_0 GPIO_MODER_MODER13_0
  2465. #define GPIO_MODER_MODE13_1 GPIO_MODER_MODER13_1
  2466. #define GPIO_MODER_MODE14_Pos GPIO_MODER_MODER14_Pos
  2467. #define GPIO_MODER_MODE14_Msk GPIO_MODER_MODER14_Msk
  2468. #define GPIO_MODER_MODE14 GPIO_MODER_MODER14
  2469. #define GPIO_MODER_MODE14_0 GPIO_MODER_MODER14_0
  2470. #define GPIO_MODER_MODE14_1 GPIO_MODER_MODER14_1
  2471. #define GPIO_MODER_MODE15_Pos GPIO_MODER_MODER15_Pos
  2472. #define GPIO_MODER_MODE15_Msk GPIO_MODER_MODER15_Msk
  2473. #define GPIO_MODER_MODE15 GPIO_MODER_MODER15
  2474. #define GPIO_MODER_MODE15_0 GPIO_MODER_MODER15_0
  2475. #define GPIO_MODER_MODE15_1 GPIO_MODER_MODER15_1
  2476. /****************** Bits definition for GPIO_OTYPER register ****************/
  2477. #define GPIO_OTYPER_OT0_Pos (0U)
  2478. #define GPIO_OTYPER_OT0_Msk (0x1UL << GPIO_OTYPER_OT0_Pos) /*!< 0x00000001 */
  2479. #define GPIO_OTYPER_OT0 GPIO_OTYPER_OT0_Msk
  2480. #define GPIO_OTYPER_OT1_Pos (1U)
  2481. #define GPIO_OTYPER_OT1_Msk (0x1UL << GPIO_OTYPER_OT1_Pos) /*!< 0x00000002 */
  2482. #define GPIO_OTYPER_OT1 GPIO_OTYPER_OT1_Msk
  2483. #define GPIO_OTYPER_OT2_Pos (2U)
  2484. #define GPIO_OTYPER_OT2_Msk (0x1UL << GPIO_OTYPER_OT2_Pos) /*!< 0x00000004 */
  2485. #define GPIO_OTYPER_OT2 GPIO_OTYPER_OT2_Msk
  2486. #define GPIO_OTYPER_OT3_Pos (3U)
  2487. #define GPIO_OTYPER_OT3_Msk (0x1UL << GPIO_OTYPER_OT3_Pos) /*!< 0x00000008 */
  2488. #define GPIO_OTYPER_OT3 GPIO_OTYPER_OT3_Msk
  2489. #define GPIO_OTYPER_OT4_Pos (4U)
  2490. #define GPIO_OTYPER_OT4_Msk (0x1UL << GPIO_OTYPER_OT4_Pos) /*!< 0x00000010 */
  2491. #define GPIO_OTYPER_OT4 GPIO_OTYPER_OT4_Msk
  2492. #define GPIO_OTYPER_OT5_Pos (5U)
  2493. #define GPIO_OTYPER_OT5_Msk (0x1UL << GPIO_OTYPER_OT5_Pos) /*!< 0x00000020 */
  2494. #define GPIO_OTYPER_OT5 GPIO_OTYPER_OT5_Msk
  2495. #define GPIO_OTYPER_OT6_Pos (6U)
  2496. #define GPIO_OTYPER_OT6_Msk (0x1UL << GPIO_OTYPER_OT6_Pos) /*!< 0x00000040 */
  2497. #define GPIO_OTYPER_OT6 GPIO_OTYPER_OT6_Msk
  2498. #define GPIO_OTYPER_OT7_Pos (7U)
  2499. #define GPIO_OTYPER_OT7_Msk (0x1UL << GPIO_OTYPER_OT7_Pos) /*!< 0x00000080 */
  2500. #define GPIO_OTYPER_OT7 GPIO_OTYPER_OT7_Msk
  2501. #define GPIO_OTYPER_OT8_Pos (8U)
  2502. #define GPIO_OTYPER_OT8_Msk (0x1UL << GPIO_OTYPER_OT8_Pos) /*!< 0x00000100 */
  2503. #define GPIO_OTYPER_OT8 GPIO_OTYPER_OT8_Msk
  2504. #define GPIO_OTYPER_OT9_Pos (9U)
  2505. #define GPIO_OTYPER_OT9_Msk (0x1UL << GPIO_OTYPER_OT9_Pos) /*!< 0x00000200 */
  2506. #define GPIO_OTYPER_OT9 GPIO_OTYPER_OT9_Msk
  2507. #define GPIO_OTYPER_OT10_Pos (10U)
  2508. #define GPIO_OTYPER_OT10_Msk (0x1UL << GPIO_OTYPER_OT10_Pos) /*!< 0x00000400 */
  2509. #define GPIO_OTYPER_OT10 GPIO_OTYPER_OT10_Msk
  2510. #define GPIO_OTYPER_OT11_Pos (11U)
  2511. #define GPIO_OTYPER_OT11_Msk (0x1UL << GPIO_OTYPER_OT11_Pos) /*!< 0x00000800 */
  2512. #define GPIO_OTYPER_OT11 GPIO_OTYPER_OT11_Msk
  2513. #define GPIO_OTYPER_OT12_Pos (12U)
  2514. #define GPIO_OTYPER_OT12_Msk (0x1UL << GPIO_OTYPER_OT12_Pos) /*!< 0x00001000 */
  2515. #define GPIO_OTYPER_OT12 GPIO_OTYPER_OT12_Msk
  2516. #define GPIO_OTYPER_OT13_Pos (13U)
  2517. #define GPIO_OTYPER_OT13_Msk (0x1UL << GPIO_OTYPER_OT13_Pos) /*!< 0x00002000 */
  2518. #define GPIO_OTYPER_OT13 GPIO_OTYPER_OT13_Msk
  2519. #define GPIO_OTYPER_OT14_Pos (14U)
  2520. #define GPIO_OTYPER_OT14_Msk (0x1UL << GPIO_OTYPER_OT14_Pos) /*!< 0x00004000 */
  2521. #define GPIO_OTYPER_OT14 GPIO_OTYPER_OT14_Msk
  2522. #define GPIO_OTYPER_OT15_Pos (15U)
  2523. #define GPIO_OTYPER_OT15_Msk (0x1UL << GPIO_OTYPER_OT15_Pos) /*!< 0x00008000 */
  2524. #define GPIO_OTYPER_OT15 GPIO_OTYPER_OT15_Msk
  2525. /* Legacy defines */
  2526. #define GPIO_OTYPER_OT_0 GPIO_OTYPER_OT0
  2527. #define GPIO_OTYPER_OT_1 GPIO_OTYPER_OT1
  2528. #define GPIO_OTYPER_OT_2 GPIO_OTYPER_OT2
  2529. #define GPIO_OTYPER_OT_3 GPIO_OTYPER_OT3
  2530. #define GPIO_OTYPER_OT_4 GPIO_OTYPER_OT4
  2531. #define GPIO_OTYPER_OT_5 GPIO_OTYPER_OT5
  2532. #define GPIO_OTYPER_OT_6 GPIO_OTYPER_OT6
  2533. #define GPIO_OTYPER_OT_7 GPIO_OTYPER_OT7
  2534. #define GPIO_OTYPER_OT_8 GPIO_OTYPER_OT8
  2535. #define GPIO_OTYPER_OT_9 GPIO_OTYPER_OT9
  2536. #define GPIO_OTYPER_OT_10 GPIO_OTYPER_OT10
  2537. #define GPIO_OTYPER_OT_11 GPIO_OTYPER_OT11
  2538. #define GPIO_OTYPER_OT_12 GPIO_OTYPER_OT12
  2539. #define GPIO_OTYPER_OT_13 GPIO_OTYPER_OT13
  2540. #define GPIO_OTYPER_OT_14 GPIO_OTYPER_OT14
  2541. #define GPIO_OTYPER_OT_15 GPIO_OTYPER_OT15
  2542. /****************** Bits definition for GPIO_OSPEEDR register ***************/
  2543. #define GPIO_OSPEEDR_OSPEED0_Pos (0U)
  2544. #define GPIO_OSPEEDR_OSPEED0_Msk (0x3UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000003 */
  2545. #define GPIO_OSPEEDR_OSPEED0 GPIO_OSPEEDR_OSPEED0_Msk
  2546. #define GPIO_OSPEEDR_OSPEED0_0 (0x1UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000001 */
  2547. #define GPIO_OSPEEDR_OSPEED0_1 (0x2UL << GPIO_OSPEEDR_OSPEED0_Pos) /*!< 0x00000002 */
  2548. #define GPIO_OSPEEDR_OSPEED1_Pos (2U)
  2549. #define GPIO_OSPEEDR_OSPEED1_Msk (0x3UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x0000000C */
  2550. #define GPIO_OSPEEDR_OSPEED1 GPIO_OSPEEDR_OSPEED1_Msk
  2551. #define GPIO_OSPEEDR_OSPEED1_0 (0x1UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000004 */
  2552. #define GPIO_OSPEEDR_OSPEED1_1 (0x2UL << GPIO_OSPEEDR_OSPEED1_Pos) /*!< 0x00000008 */
  2553. #define GPIO_OSPEEDR_OSPEED2_Pos (4U)
  2554. #define GPIO_OSPEEDR_OSPEED2_Msk (0x3UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000030 */
  2555. #define GPIO_OSPEEDR_OSPEED2 GPIO_OSPEEDR_OSPEED2_Msk
  2556. #define GPIO_OSPEEDR_OSPEED2_0 (0x1UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000010 */
  2557. #define GPIO_OSPEEDR_OSPEED2_1 (0x2UL << GPIO_OSPEEDR_OSPEED2_Pos) /*!< 0x00000020 */
  2558. #define GPIO_OSPEEDR_OSPEED3_Pos (6U)
  2559. #define GPIO_OSPEEDR_OSPEED3_Msk (0x3UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x000000C0 */
  2560. #define GPIO_OSPEEDR_OSPEED3 GPIO_OSPEEDR_OSPEED3_Msk
  2561. #define GPIO_OSPEEDR_OSPEED3_0 (0x1UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000040 */
  2562. #define GPIO_OSPEEDR_OSPEED3_1 (0x2UL << GPIO_OSPEEDR_OSPEED3_Pos) /*!< 0x00000080 */
  2563. #define GPIO_OSPEEDR_OSPEED4_Pos (8U)
  2564. #define GPIO_OSPEEDR_OSPEED4_Msk (0x3UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000300 */
  2565. #define GPIO_OSPEEDR_OSPEED4 GPIO_OSPEEDR_OSPEED4_Msk
  2566. #define GPIO_OSPEEDR_OSPEED4_0 (0x1UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000100 */
  2567. #define GPIO_OSPEEDR_OSPEED4_1 (0x2UL << GPIO_OSPEEDR_OSPEED4_Pos) /*!< 0x00000200 */
  2568. #define GPIO_OSPEEDR_OSPEED5_Pos (10U)
  2569. #define GPIO_OSPEEDR_OSPEED5_Msk (0x3UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000C00 */
  2570. #define GPIO_OSPEEDR_OSPEED5 GPIO_OSPEEDR_OSPEED5_Msk
  2571. #define GPIO_OSPEEDR_OSPEED5_0 (0x1UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000400 */
  2572. #define GPIO_OSPEEDR_OSPEED5_1 (0x2UL << GPIO_OSPEEDR_OSPEED5_Pos) /*!< 0x00000800 */
  2573. #define GPIO_OSPEEDR_OSPEED6_Pos (12U)
  2574. #define GPIO_OSPEEDR_OSPEED6_Msk (0x3UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00003000 */
  2575. #define GPIO_OSPEEDR_OSPEED6 GPIO_OSPEEDR_OSPEED6_Msk
  2576. #define GPIO_OSPEEDR_OSPEED6_0 (0x1UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00001000 */
  2577. #define GPIO_OSPEEDR_OSPEED6_1 (0x2UL << GPIO_OSPEEDR_OSPEED6_Pos) /*!< 0x00002000 */
  2578. #define GPIO_OSPEEDR_OSPEED7_Pos (14U)
  2579. #define GPIO_OSPEEDR_OSPEED7_Msk (0x3UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x0000C000 */
  2580. #define GPIO_OSPEEDR_OSPEED7 GPIO_OSPEEDR_OSPEED7_Msk
  2581. #define GPIO_OSPEEDR_OSPEED7_0 (0x1UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00004000 */
  2582. #define GPIO_OSPEEDR_OSPEED7_1 (0x2UL << GPIO_OSPEEDR_OSPEED7_Pos) /*!< 0x00008000 */
  2583. #define GPIO_OSPEEDR_OSPEED8_Pos (16U)
  2584. #define GPIO_OSPEEDR_OSPEED8_Msk (0x3UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00030000 */
  2585. #define GPIO_OSPEEDR_OSPEED8 GPIO_OSPEEDR_OSPEED8_Msk
  2586. #define GPIO_OSPEEDR_OSPEED8_0 (0x1UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00010000 */
  2587. #define GPIO_OSPEEDR_OSPEED8_1 (0x2UL << GPIO_OSPEEDR_OSPEED8_Pos) /*!< 0x00020000 */
  2588. #define GPIO_OSPEEDR_OSPEED9_Pos (18U)
  2589. #define GPIO_OSPEEDR_OSPEED9_Msk (0x3UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x000C0000 */
  2590. #define GPIO_OSPEEDR_OSPEED9 GPIO_OSPEEDR_OSPEED9_Msk
  2591. #define GPIO_OSPEEDR_OSPEED9_0 (0x1UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00040000 */
  2592. #define GPIO_OSPEEDR_OSPEED9_1 (0x2UL << GPIO_OSPEEDR_OSPEED9_Pos) /*!< 0x00080000 */
  2593. #define GPIO_OSPEEDR_OSPEED10_Pos (20U)
  2594. #define GPIO_OSPEEDR_OSPEED10_Msk (0x3UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00300000 */
  2595. #define GPIO_OSPEEDR_OSPEED10 GPIO_OSPEEDR_OSPEED10_Msk
  2596. #define GPIO_OSPEEDR_OSPEED10_0 (0x1UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00100000 */
  2597. #define GPIO_OSPEEDR_OSPEED10_1 (0x2UL << GPIO_OSPEEDR_OSPEED10_Pos) /*!< 0x00200000 */
  2598. #define GPIO_OSPEEDR_OSPEED11_Pos (22U)
  2599. #define GPIO_OSPEEDR_OSPEED11_Msk (0x3UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00C00000 */
  2600. #define GPIO_OSPEEDR_OSPEED11 GPIO_OSPEEDR_OSPEED11_Msk
  2601. #define GPIO_OSPEEDR_OSPEED11_0 (0x1UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00400000 */
  2602. #define GPIO_OSPEEDR_OSPEED11_1 (0x2UL << GPIO_OSPEEDR_OSPEED11_Pos) /*!< 0x00800000 */
  2603. #define GPIO_OSPEEDR_OSPEED12_Pos (24U)
  2604. #define GPIO_OSPEEDR_OSPEED12_Msk (0x3UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x03000000 */
  2605. #define GPIO_OSPEEDR_OSPEED12 GPIO_OSPEEDR_OSPEED12_Msk
  2606. #define GPIO_OSPEEDR_OSPEED12_0 (0x1UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x01000000 */
  2607. #define GPIO_OSPEEDR_OSPEED12_1 (0x2UL << GPIO_OSPEEDR_OSPEED12_Pos) /*!< 0x02000000 */
  2608. #define GPIO_OSPEEDR_OSPEED13_Pos (26U)
  2609. #define GPIO_OSPEEDR_OSPEED13_Msk (0x3UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x0C000000 */
  2610. #define GPIO_OSPEEDR_OSPEED13 GPIO_OSPEEDR_OSPEED13_Msk
  2611. #define GPIO_OSPEEDR_OSPEED13_0 (0x1UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x04000000 */
  2612. #define GPIO_OSPEEDR_OSPEED13_1 (0x2UL << GPIO_OSPEEDR_OSPEED13_Pos) /*!< 0x08000000 */
  2613. #define GPIO_OSPEEDR_OSPEED14_Pos (28U)
  2614. #define GPIO_OSPEEDR_OSPEED14_Msk (0x3UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x30000000 */
  2615. #define GPIO_OSPEEDR_OSPEED14 GPIO_OSPEEDR_OSPEED14_Msk
  2616. #define GPIO_OSPEEDR_OSPEED14_0 (0x1UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x10000000 */
  2617. #define GPIO_OSPEEDR_OSPEED14_1 (0x2UL << GPIO_OSPEEDR_OSPEED14_Pos) /*!< 0x20000000 */
  2618. #define GPIO_OSPEEDR_OSPEED15_Pos (30U)
  2619. #define GPIO_OSPEEDR_OSPEED15_Msk (0x3UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0xC0000000 */
  2620. #define GPIO_OSPEEDR_OSPEED15 GPIO_OSPEEDR_OSPEED15_Msk
  2621. #define GPIO_OSPEEDR_OSPEED15_0 (0x1UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x40000000 */
  2622. #define GPIO_OSPEEDR_OSPEED15_1 (0x2UL << GPIO_OSPEEDR_OSPEED15_Pos) /*!< 0x80000000 */
  2623. /* Legacy defines */
  2624. #define GPIO_OSPEEDER_OSPEEDR0 GPIO_OSPEEDR_OSPEED0
  2625. #define GPIO_OSPEEDER_OSPEEDR0_0 GPIO_OSPEEDR_OSPEED0_0
  2626. #define GPIO_OSPEEDER_OSPEEDR0_1 GPIO_OSPEEDR_OSPEED0_1
  2627. #define GPIO_OSPEEDER_OSPEEDR1 GPIO_OSPEEDR_OSPEED1
  2628. #define GPIO_OSPEEDER_OSPEEDR1_0 GPIO_OSPEEDR_OSPEED1_0
  2629. #define GPIO_OSPEEDER_OSPEEDR1_1 GPIO_OSPEEDR_OSPEED1_1
  2630. #define GPIO_OSPEEDER_OSPEEDR2 GPIO_OSPEEDR_OSPEED2
  2631. #define GPIO_OSPEEDER_OSPEEDR2_0 GPIO_OSPEEDR_OSPEED2_0
  2632. #define GPIO_OSPEEDER_OSPEEDR2_1 GPIO_OSPEEDR_OSPEED2_1
  2633. #define GPIO_OSPEEDER_OSPEEDR3 GPIO_OSPEEDR_OSPEED3
  2634. #define GPIO_OSPEEDER_OSPEEDR3_0 GPIO_OSPEEDR_OSPEED3_0
  2635. #define GPIO_OSPEEDER_OSPEEDR3_1 GPIO_OSPEEDR_OSPEED3_1
  2636. #define GPIO_OSPEEDER_OSPEEDR4 GPIO_OSPEEDR_OSPEED4
  2637. #define GPIO_OSPEEDER_OSPEEDR4_0 GPIO_OSPEEDR_OSPEED4_0
  2638. #define GPIO_OSPEEDER_OSPEEDR4_1 GPIO_OSPEEDR_OSPEED4_1
  2639. #define GPIO_OSPEEDER_OSPEEDR5 GPIO_OSPEEDR_OSPEED5
  2640. #define GPIO_OSPEEDER_OSPEEDR5_0 GPIO_OSPEEDR_OSPEED5_0
  2641. #define GPIO_OSPEEDER_OSPEEDR5_1 GPIO_OSPEEDR_OSPEED5_1
  2642. #define GPIO_OSPEEDER_OSPEEDR6 GPIO_OSPEEDR_OSPEED6
  2643. #define GPIO_OSPEEDER_OSPEEDR6_0 GPIO_OSPEEDR_OSPEED6_0
  2644. #define GPIO_OSPEEDER_OSPEEDR6_1 GPIO_OSPEEDR_OSPEED6_1
  2645. #define GPIO_OSPEEDER_OSPEEDR7 GPIO_OSPEEDR_OSPEED7
  2646. #define GPIO_OSPEEDER_OSPEEDR7_0 GPIO_OSPEEDR_OSPEED7_0
  2647. #define GPIO_OSPEEDER_OSPEEDR7_1 GPIO_OSPEEDR_OSPEED7_1
  2648. #define GPIO_OSPEEDER_OSPEEDR8 GPIO_OSPEEDR_OSPEED8
  2649. #define GPIO_OSPEEDER_OSPEEDR8_0 GPIO_OSPEEDR_OSPEED8_0
  2650. #define GPIO_OSPEEDER_OSPEEDR8_1 GPIO_OSPEEDR_OSPEED8_1
  2651. #define GPIO_OSPEEDER_OSPEEDR9 GPIO_OSPEEDR_OSPEED9
  2652. #define GPIO_OSPEEDER_OSPEEDR9_0 GPIO_OSPEEDR_OSPEED9_0
  2653. #define GPIO_OSPEEDER_OSPEEDR9_1 GPIO_OSPEEDR_OSPEED9_1
  2654. #define GPIO_OSPEEDER_OSPEEDR10 GPIO_OSPEEDR_OSPEED10
  2655. #define GPIO_OSPEEDER_OSPEEDR10_0 GPIO_OSPEEDR_OSPEED10_0
  2656. #define GPIO_OSPEEDER_OSPEEDR10_1 GPIO_OSPEEDR_OSPEED10_1
  2657. #define GPIO_OSPEEDER_OSPEEDR11 GPIO_OSPEEDR_OSPEED11
  2658. #define GPIO_OSPEEDER_OSPEEDR11_0 GPIO_OSPEEDR_OSPEED11_0
  2659. #define GPIO_OSPEEDER_OSPEEDR11_1 GPIO_OSPEEDR_OSPEED11_1
  2660. #define GPIO_OSPEEDER_OSPEEDR12 GPIO_OSPEEDR_OSPEED12
  2661. #define GPIO_OSPEEDER_OSPEEDR12_0 GPIO_OSPEEDR_OSPEED12_0
  2662. #define GPIO_OSPEEDER_OSPEEDR12_1 GPIO_OSPEEDR_OSPEED12_1
  2663. #define GPIO_OSPEEDER_OSPEEDR13 GPIO_OSPEEDR_OSPEED13
  2664. #define GPIO_OSPEEDER_OSPEEDR13_0 GPIO_OSPEEDR_OSPEED13_0
  2665. #define GPIO_OSPEEDER_OSPEEDR13_1 GPIO_OSPEEDR_OSPEED13_1
  2666. #define GPIO_OSPEEDER_OSPEEDR14 GPIO_OSPEEDR_OSPEED14
  2667. #define GPIO_OSPEEDER_OSPEEDR14_0 GPIO_OSPEEDR_OSPEED14_0
  2668. #define GPIO_OSPEEDER_OSPEEDR14_1 GPIO_OSPEEDR_OSPEED14_1
  2669. #define GPIO_OSPEEDER_OSPEEDR15 GPIO_OSPEEDR_OSPEED15
  2670. #define GPIO_OSPEEDER_OSPEEDR15_0 GPIO_OSPEEDR_OSPEED15_0
  2671. #define GPIO_OSPEEDER_OSPEEDR15_1 GPIO_OSPEEDR_OSPEED15_1
  2672. /****************** Bits definition for GPIO_PUPDR register *****************/
  2673. #define GPIO_PUPDR_PUPD0_Pos (0U)
  2674. #define GPIO_PUPDR_PUPD0_Msk (0x3UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000003 */
  2675. #define GPIO_PUPDR_PUPD0 GPIO_PUPDR_PUPD0_Msk
  2676. #define GPIO_PUPDR_PUPD0_0 (0x1UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000001 */
  2677. #define GPIO_PUPDR_PUPD0_1 (0x2UL << GPIO_PUPDR_PUPD0_Pos) /*!< 0x00000002 */
  2678. #define GPIO_PUPDR_PUPD1_Pos (2U)
  2679. #define GPIO_PUPDR_PUPD1_Msk (0x3UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x0000000C */
  2680. #define GPIO_PUPDR_PUPD1 GPIO_PUPDR_PUPD1_Msk
  2681. #define GPIO_PUPDR_PUPD1_0 (0x1UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000004 */
  2682. #define GPIO_PUPDR_PUPD1_1 (0x2UL << GPIO_PUPDR_PUPD1_Pos) /*!< 0x00000008 */
  2683. #define GPIO_PUPDR_PUPD2_Pos (4U)
  2684. #define GPIO_PUPDR_PUPD2_Msk (0x3UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000030 */
  2685. #define GPIO_PUPDR_PUPD2 GPIO_PUPDR_PUPD2_Msk
  2686. #define GPIO_PUPDR_PUPD2_0 (0x1UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000010 */
  2687. #define GPIO_PUPDR_PUPD2_1 (0x2UL << GPIO_PUPDR_PUPD2_Pos) /*!< 0x00000020 */
  2688. #define GPIO_PUPDR_PUPD3_Pos (6U)
  2689. #define GPIO_PUPDR_PUPD3_Msk (0x3UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x000000C0 */
  2690. #define GPIO_PUPDR_PUPD3 GPIO_PUPDR_PUPD3_Msk
  2691. #define GPIO_PUPDR_PUPD3_0 (0x1UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000040 */
  2692. #define GPIO_PUPDR_PUPD3_1 (0x2UL << GPIO_PUPDR_PUPD3_Pos) /*!< 0x00000080 */
  2693. #define GPIO_PUPDR_PUPD4_Pos (8U)
  2694. #define GPIO_PUPDR_PUPD4_Msk (0x3UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000300 */
  2695. #define GPIO_PUPDR_PUPD4 GPIO_PUPDR_PUPD4_Msk
  2696. #define GPIO_PUPDR_PUPD4_0 (0x1UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000100 */
  2697. #define GPIO_PUPDR_PUPD4_1 (0x2UL << GPIO_PUPDR_PUPD4_Pos) /*!< 0x00000200 */
  2698. #define GPIO_PUPDR_PUPD5_Pos (10U)
  2699. #define GPIO_PUPDR_PUPD5_Msk (0x3UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000C00 */
  2700. #define GPIO_PUPDR_PUPD5 GPIO_PUPDR_PUPD5_Msk
  2701. #define GPIO_PUPDR_PUPD5_0 (0x1UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000400 */
  2702. #define GPIO_PUPDR_PUPD5_1 (0x2UL << GPIO_PUPDR_PUPD5_Pos) /*!< 0x00000800 */
  2703. #define GPIO_PUPDR_PUPD6_Pos (12U)
  2704. #define GPIO_PUPDR_PUPD6_Msk (0x3UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00003000 */
  2705. #define GPIO_PUPDR_PUPD6 GPIO_PUPDR_PUPD6_Msk
  2706. #define GPIO_PUPDR_PUPD6_0 (0x1UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00001000 */
  2707. #define GPIO_PUPDR_PUPD6_1 (0x2UL << GPIO_PUPDR_PUPD6_Pos) /*!< 0x00002000 */
  2708. #define GPIO_PUPDR_PUPD7_Pos (14U)
  2709. #define GPIO_PUPDR_PUPD7_Msk (0x3UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x0000C000 */
  2710. #define GPIO_PUPDR_PUPD7 GPIO_PUPDR_PUPD7_Msk
  2711. #define GPIO_PUPDR_PUPD7_0 (0x1UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00004000 */
  2712. #define GPIO_PUPDR_PUPD7_1 (0x2UL << GPIO_PUPDR_PUPD7_Pos) /*!< 0x00008000 */
  2713. #define GPIO_PUPDR_PUPD8_Pos (16U)
  2714. #define GPIO_PUPDR_PUPD8_Msk (0x3UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00030000 */
  2715. #define GPIO_PUPDR_PUPD8 GPIO_PUPDR_PUPD8_Msk
  2716. #define GPIO_PUPDR_PUPD8_0 (0x1UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00010000 */
  2717. #define GPIO_PUPDR_PUPD8_1 (0x2UL << GPIO_PUPDR_PUPD8_Pos) /*!< 0x00020000 */
  2718. #define GPIO_PUPDR_PUPD9_Pos (18U)
  2719. #define GPIO_PUPDR_PUPD9_Msk (0x3UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x000C0000 */
  2720. #define GPIO_PUPDR_PUPD9 GPIO_PUPDR_PUPD9_Msk
  2721. #define GPIO_PUPDR_PUPD9_0 (0x1UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00040000 */
  2722. #define GPIO_PUPDR_PUPD9_1 (0x2UL << GPIO_PUPDR_PUPD9_Pos) /*!< 0x00080000 */
  2723. #define GPIO_PUPDR_PUPD10_Pos (20U)
  2724. #define GPIO_PUPDR_PUPD10_Msk (0x3UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00300000 */
  2725. #define GPIO_PUPDR_PUPD10 GPIO_PUPDR_PUPD10_Msk
  2726. #define GPIO_PUPDR_PUPD10_0 (0x1UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00100000 */
  2727. #define GPIO_PUPDR_PUPD10_1 (0x2UL << GPIO_PUPDR_PUPD10_Pos) /*!< 0x00200000 */
  2728. #define GPIO_PUPDR_PUPD11_Pos (22U)
  2729. #define GPIO_PUPDR_PUPD11_Msk (0x3UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00C00000 */
  2730. #define GPIO_PUPDR_PUPD11 GPIO_PUPDR_PUPD11_Msk
  2731. #define GPIO_PUPDR_PUPD11_0 (0x1UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00400000 */
  2732. #define GPIO_PUPDR_PUPD11_1 (0x2UL << GPIO_PUPDR_PUPD11_Pos) /*!< 0x00800000 */
  2733. #define GPIO_PUPDR_PUPD12_Pos (24U)
  2734. #define GPIO_PUPDR_PUPD12_Msk (0x3UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x03000000 */
  2735. #define GPIO_PUPDR_PUPD12 GPIO_PUPDR_PUPD12_Msk
  2736. #define GPIO_PUPDR_PUPD12_0 (0x1UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x01000000 */
  2737. #define GPIO_PUPDR_PUPD12_1 (0x2UL << GPIO_PUPDR_PUPD12_Pos) /*!< 0x02000000 */
  2738. #define GPIO_PUPDR_PUPD13_Pos (26U)
  2739. #define GPIO_PUPDR_PUPD13_Msk (0x3UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x0C000000 */
  2740. #define GPIO_PUPDR_PUPD13 GPIO_PUPDR_PUPD13_Msk
  2741. #define GPIO_PUPDR_PUPD13_0 (0x1UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x04000000 */
  2742. #define GPIO_PUPDR_PUPD13_1 (0x2UL << GPIO_PUPDR_PUPD13_Pos) /*!< 0x08000000 */
  2743. #define GPIO_PUPDR_PUPD14_Pos (28U)
  2744. #define GPIO_PUPDR_PUPD14_Msk (0x3UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x30000000 */
  2745. #define GPIO_PUPDR_PUPD14 GPIO_PUPDR_PUPD14_Msk
  2746. #define GPIO_PUPDR_PUPD14_0 (0x1UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x10000000 */
  2747. #define GPIO_PUPDR_PUPD14_1 (0x2UL << GPIO_PUPDR_PUPD14_Pos) /*!< 0x20000000 */
  2748. #define GPIO_PUPDR_PUPD15_Pos (30U)
  2749. #define GPIO_PUPDR_PUPD15_Msk (0x3UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0xC0000000 */
  2750. #define GPIO_PUPDR_PUPD15 GPIO_PUPDR_PUPD15_Msk
  2751. #define GPIO_PUPDR_PUPD15_0 (0x1UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x40000000 */
  2752. #define GPIO_PUPDR_PUPD15_1 (0x2UL << GPIO_PUPDR_PUPD15_Pos) /*!< 0x80000000 */
  2753. /* Legacy defines */
  2754. #define GPIO_PUPDR_PUPDR0 GPIO_PUPDR_PUPD0
  2755. #define GPIO_PUPDR_PUPDR0_0 GPIO_PUPDR_PUPD0_0
  2756. #define GPIO_PUPDR_PUPDR0_1 GPIO_PUPDR_PUPD0_1
  2757. #define GPIO_PUPDR_PUPDR1 GPIO_PUPDR_PUPD1
  2758. #define GPIO_PUPDR_PUPDR1_0 GPIO_PUPDR_PUPD1_0
  2759. #define GPIO_PUPDR_PUPDR1_1 GPIO_PUPDR_PUPD1_1
  2760. #define GPIO_PUPDR_PUPDR2 GPIO_PUPDR_PUPD2
  2761. #define GPIO_PUPDR_PUPDR2_0 GPIO_PUPDR_PUPD2_0
  2762. #define GPIO_PUPDR_PUPDR2_1 GPIO_PUPDR_PUPD2_1
  2763. #define GPIO_PUPDR_PUPDR3 GPIO_PUPDR_PUPD3
  2764. #define GPIO_PUPDR_PUPDR3_0 GPIO_PUPDR_PUPD3_0
  2765. #define GPIO_PUPDR_PUPDR3_1 GPIO_PUPDR_PUPD3_1
  2766. #define GPIO_PUPDR_PUPDR4 GPIO_PUPDR_PUPD4
  2767. #define GPIO_PUPDR_PUPDR4_0 GPIO_PUPDR_PUPD4_0
  2768. #define GPIO_PUPDR_PUPDR4_1 GPIO_PUPDR_PUPD4_1
  2769. #define GPIO_PUPDR_PUPDR5 GPIO_PUPDR_PUPD5
  2770. #define GPIO_PUPDR_PUPDR5_0 GPIO_PUPDR_PUPD5_0
  2771. #define GPIO_PUPDR_PUPDR5_1 GPIO_PUPDR_PUPD5_1
  2772. #define GPIO_PUPDR_PUPDR6 GPIO_PUPDR_PUPD6
  2773. #define GPIO_PUPDR_PUPDR6_0 GPIO_PUPDR_PUPD6_0
  2774. #define GPIO_PUPDR_PUPDR6_1 GPIO_PUPDR_PUPD6_1
  2775. #define GPIO_PUPDR_PUPDR7 GPIO_PUPDR_PUPD7
  2776. #define GPIO_PUPDR_PUPDR7_0 GPIO_PUPDR_PUPD7_0
  2777. #define GPIO_PUPDR_PUPDR7_1 GPIO_PUPDR_PUPD7_1
  2778. #define GPIO_PUPDR_PUPDR8 GPIO_PUPDR_PUPD8
  2779. #define GPIO_PUPDR_PUPDR8_0 GPIO_PUPDR_PUPD8_0
  2780. #define GPIO_PUPDR_PUPDR8_1 GPIO_PUPDR_PUPD8_1
  2781. #define GPIO_PUPDR_PUPDR9 GPIO_PUPDR_PUPD9
  2782. #define GPIO_PUPDR_PUPDR9_0 GPIO_PUPDR_PUPD9_0
  2783. #define GPIO_PUPDR_PUPDR9_1 GPIO_PUPDR_PUPD9_1
  2784. #define GPIO_PUPDR_PUPDR10 GPIO_PUPDR_PUPD10
  2785. #define GPIO_PUPDR_PUPDR10_0 GPIO_PUPDR_PUPD10_0
  2786. #define GPIO_PUPDR_PUPDR10_1 GPIO_PUPDR_PUPD10_1
  2787. #define GPIO_PUPDR_PUPDR11 GPIO_PUPDR_PUPD11
  2788. #define GPIO_PUPDR_PUPDR11_0 GPIO_PUPDR_PUPD11_0
  2789. #define GPIO_PUPDR_PUPDR11_1 GPIO_PUPDR_PUPD11_1
  2790. #define GPIO_PUPDR_PUPDR12 GPIO_PUPDR_PUPD12
  2791. #define GPIO_PUPDR_PUPDR12_0 GPIO_PUPDR_PUPD12_0
  2792. #define GPIO_PUPDR_PUPDR12_1 GPIO_PUPDR_PUPD12_1
  2793. #define GPIO_PUPDR_PUPDR13 GPIO_PUPDR_PUPD13
  2794. #define GPIO_PUPDR_PUPDR13_0 GPIO_PUPDR_PUPD13_0
  2795. #define GPIO_PUPDR_PUPDR13_1 GPIO_PUPDR_PUPD13_1
  2796. #define GPIO_PUPDR_PUPDR14 GPIO_PUPDR_PUPD14
  2797. #define GPIO_PUPDR_PUPDR14_0 GPIO_PUPDR_PUPD14_0
  2798. #define GPIO_PUPDR_PUPDR14_1 GPIO_PUPDR_PUPD14_1
  2799. #define GPIO_PUPDR_PUPDR15 GPIO_PUPDR_PUPD15
  2800. #define GPIO_PUPDR_PUPDR15_0 GPIO_PUPDR_PUPD15_0
  2801. #define GPIO_PUPDR_PUPDR15_1 GPIO_PUPDR_PUPD15_1
  2802. /****************** Bits definition for GPIO_IDR register *******************/
  2803. #define GPIO_IDR_ID0_Pos (0U)
  2804. #define GPIO_IDR_ID0_Msk (0x1UL << GPIO_IDR_ID0_Pos) /*!< 0x00000001 */
  2805. #define GPIO_IDR_ID0 GPIO_IDR_ID0_Msk
  2806. #define GPIO_IDR_ID1_Pos (1U)
  2807. #define GPIO_IDR_ID1_Msk (0x1UL << GPIO_IDR_ID1_Pos) /*!< 0x00000002 */
  2808. #define GPIO_IDR_ID1 GPIO_IDR_ID1_Msk
  2809. #define GPIO_IDR_ID2_Pos (2U)
  2810. #define GPIO_IDR_ID2_Msk (0x1UL << GPIO_IDR_ID2_Pos) /*!< 0x00000004 */
  2811. #define GPIO_IDR_ID2 GPIO_IDR_ID2_Msk
  2812. #define GPIO_IDR_ID3_Pos (3U)
  2813. #define GPIO_IDR_ID3_Msk (0x1UL << GPIO_IDR_ID3_Pos) /*!< 0x00000008 */
  2814. #define GPIO_IDR_ID3 GPIO_IDR_ID3_Msk
  2815. #define GPIO_IDR_ID4_Pos (4U)
  2816. #define GPIO_IDR_ID4_Msk (0x1UL << GPIO_IDR_ID4_Pos) /*!< 0x00000010 */
  2817. #define GPIO_IDR_ID4 GPIO_IDR_ID4_Msk
  2818. #define GPIO_IDR_ID5_Pos (5U)
  2819. #define GPIO_IDR_ID5_Msk (0x1UL << GPIO_IDR_ID5_Pos) /*!< 0x00000020 */
  2820. #define GPIO_IDR_ID5 GPIO_IDR_ID5_Msk
  2821. #define GPIO_IDR_ID6_Pos (6U)
  2822. #define GPIO_IDR_ID6_Msk (0x1UL << GPIO_IDR_ID6_Pos) /*!< 0x00000040 */
  2823. #define GPIO_IDR_ID6 GPIO_IDR_ID6_Msk
  2824. #define GPIO_IDR_ID7_Pos (7U)
  2825. #define GPIO_IDR_ID7_Msk (0x1UL << GPIO_IDR_ID7_Pos) /*!< 0x00000080 */
  2826. #define GPIO_IDR_ID7 GPIO_IDR_ID7_Msk
  2827. #define GPIO_IDR_ID8_Pos (8U)
  2828. #define GPIO_IDR_ID8_Msk (0x1UL << GPIO_IDR_ID8_Pos) /*!< 0x00000100 */
  2829. #define GPIO_IDR_ID8 GPIO_IDR_ID8_Msk
  2830. #define GPIO_IDR_ID9_Pos (9U)
  2831. #define GPIO_IDR_ID9_Msk (0x1UL << GPIO_IDR_ID9_Pos) /*!< 0x00000200 */
  2832. #define GPIO_IDR_ID9 GPIO_IDR_ID9_Msk
  2833. #define GPIO_IDR_ID10_Pos (10U)
  2834. #define GPIO_IDR_ID10_Msk (0x1UL << GPIO_IDR_ID10_Pos) /*!< 0x00000400 */
  2835. #define GPIO_IDR_ID10 GPIO_IDR_ID10_Msk
  2836. #define GPIO_IDR_ID11_Pos (11U)
  2837. #define GPIO_IDR_ID11_Msk (0x1UL << GPIO_IDR_ID11_Pos) /*!< 0x00000800 */
  2838. #define GPIO_IDR_ID11 GPIO_IDR_ID11_Msk
  2839. #define GPIO_IDR_ID12_Pos (12U)
  2840. #define GPIO_IDR_ID12_Msk (0x1UL << GPIO_IDR_ID12_Pos) /*!< 0x00001000 */
  2841. #define GPIO_IDR_ID12 GPIO_IDR_ID12_Msk
  2842. #define GPIO_IDR_ID13_Pos (13U)
  2843. #define GPIO_IDR_ID13_Msk (0x1UL << GPIO_IDR_ID13_Pos) /*!< 0x00002000 */
  2844. #define GPIO_IDR_ID13 GPIO_IDR_ID13_Msk
  2845. #define GPIO_IDR_ID14_Pos (14U)
  2846. #define GPIO_IDR_ID14_Msk (0x1UL << GPIO_IDR_ID14_Pos) /*!< 0x00004000 */
  2847. #define GPIO_IDR_ID14 GPIO_IDR_ID14_Msk
  2848. #define GPIO_IDR_ID15_Pos (15U)
  2849. #define GPIO_IDR_ID15_Msk (0x1UL << GPIO_IDR_ID15_Pos) /*!< 0x00008000 */
  2850. #define GPIO_IDR_ID15 GPIO_IDR_ID15_Msk
  2851. /* Legacy defines */
  2852. #define GPIO_IDR_IDR_0 GPIO_IDR_ID0
  2853. #define GPIO_IDR_IDR_1 GPIO_IDR_ID1
  2854. #define GPIO_IDR_IDR_2 GPIO_IDR_ID2
  2855. #define GPIO_IDR_IDR_3 GPIO_IDR_ID3
  2856. #define GPIO_IDR_IDR_4 GPIO_IDR_ID4
  2857. #define GPIO_IDR_IDR_5 GPIO_IDR_ID5
  2858. #define GPIO_IDR_IDR_6 GPIO_IDR_ID6
  2859. #define GPIO_IDR_IDR_7 GPIO_IDR_ID7
  2860. #define GPIO_IDR_IDR_8 GPIO_IDR_ID8
  2861. #define GPIO_IDR_IDR_9 GPIO_IDR_ID9
  2862. #define GPIO_IDR_IDR_10 GPIO_IDR_ID10
  2863. #define GPIO_IDR_IDR_11 GPIO_IDR_ID11
  2864. #define GPIO_IDR_IDR_12 GPIO_IDR_ID12
  2865. #define GPIO_IDR_IDR_13 GPIO_IDR_ID13
  2866. #define GPIO_IDR_IDR_14 GPIO_IDR_ID14
  2867. #define GPIO_IDR_IDR_15 GPIO_IDR_ID15
  2868. /****************** Bits definition for GPIO_ODR register *******************/
  2869. #define GPIO_ODR_OD0_Pos (0U)
  2870. #define GPIO_ODR_OD0_Msk (0x1UL << GPIO_ODR_OD0_Pos) /*!< 0x00000001 */
  2871. #define GPIO_ODR_OD0 GPIO_ODR_OD0_Msk
  2872. #define GPIO_ODR_OD1_Pos (1U)
  2873. #define GPIO_ODR_OD1_Msk (0x1UL << GPIO_ODR_OD1_Pos) /*!< 0x00000002 */
  2874. #define GPIO_ODR_OD1 GPIO_ODR_OD1_Msk
  2875. #define GPIO_ODR_OD2_Pos (2U)
  2876. #define GPIO_ODR_OD2_Msk (0x1UL << GPIO_ODR_OD2_Pos) /*!< 0x00000004 */
  2877. #define GPIO_ODR_OD2 GPIO_ODR_OD2_Msk
  2878. #define GPIO_ODR_OD3_Pos (3U)
  2879. #define GPIO_ODR_OD3_Msk (0x1UL << GPIO_ODR_OD3_Pos) /*!< 0x00000008 */
  2880. #define GPIO_ODR_OD3 GPIO_ODR_OD3_Msk
  2881. #define GPIO_ODR_OD4_Pos (4U)
  2882. #define GPIO_ODR_OD4_Msk (0x1UL << GPIO_ODR_OD4_Pos) /*!< 0x00000010 */
  2883. #define GPIO_ODR_OD4 GPIO_ODR_OD4_Msk
  2884. #define GPIO_ODR_OD5_Pos (5U)
  2885. #define GPIO_ODR_OD5_Msk (0x1UL << GPIO_ODR_OD5_Pos) /*!< 0x00000020 */
  2886. #define GPIO_ODR_OD5 GPIO_ODR_OD5_Msk
  2887. #define GPIO_ODR_OD6_Pos (6U)
  2888. #define GPIO_ODR_OD6_Msk (0x1UL << GPIO_ODR_OD6_Pos) /*!< 0x00000040 */
  2889. #define GPIO_ODR_OD6 GPIO_ODR_OD6_Msk
  2890. #define GPIO_ODR_OD7_Pos (7U)
  2891. #define GPIO_ODR_OD7_Msk (0x1UL << GPIO_ODR_OD7_Pos) /*!< 0x00000080 */
  2892. #define GPIO_ODR_OD7 GPIO_ODR_OD7_Msk
  2893. #define GPIO_ODR_OD8_Pos (8U)
  2894. #define GPIO_ODR_OD8_Msk (0x1UL << GPIO_ODR_OD8_Pos) /*!< 0x00000100 */
  2895. #define GPIO_ODR_OD8 GPIO_ODR_OD8_Msk
  2896. #define GPIO_ODR_OD9_Pos (9U)
  2897. #define GPIO_ODR_OD9_Msk (0x1UL << GPIO_ODR_OD9_Pos) /*!< 0x00000200 */
  2898. #define GPIO_ODR_OD9 GPIO_ODR_OD9_Msk
  2899. #define GPIO_ODR_OD10_Pos (10U)
  2900. #define GPIO_ODR_OD10_Msk (0x1UL << GPIO_ODR_OD10_Pos) /*!< 0x00000400 */
  2901. #define GPIO_ODR_OD10 GPIO_ODR_OD10_Msk
  2902. #define GPIO_ODR_OD11_Pos (11U)
  2903. #define GPIO_ODR_OD11_Msk (0x1UL << GPIO_ODR_OD11_Pos) /*!< 0x00000800 */
  2904. #define GPIO_ODR_OD11 GPIO_ODR_OD11_Msk
  2905. #define GPIO_ODR_OD12_Pos (12U)
  2906. #define GPIO_ODR_OD12_Msk (0x1UL << GPIO_ODR_OD12_Pos) /*!< 0x00001000 */
  2907. #define GPIO_ODR_OD12 GPIO_ODR_OD12_Msk
  2908. #define GPIO_ODR_OD13_Pos (13U)
  2909. #define GPIO_ODR_OD13_Msk (0x1UL << GPIO_ODR_OD13_Pos) /*!< 0x00002000 */
  2910. #define GPIO_ODR_OD13 GPIO_ODR_OD13_Msk
  2911. #define GPIO_ODR_OD14_Pos (14U)
  2912. #define GPIO_ODR_OD14_Msk (0x1UL << GPIO_ODR_OD14_Pos) /*!< 0x00004000 */
  2913. #define GPIO_ODR_OD14 GPIO_ODR_OD14_Msk
  2914. #define GPIO_ODR_OD15_Pos (15U)
  2915. #define GPIO_ODR_OD15_Msk (0x1UL << GPIO_ODR_OD15_Pos) /*!< 0x00008000 */
  2916. #define GPIO_ODR_OD15 GPIO_ODR_OD15_Msk
  2917. /* Legacy defines */
  2918. #define GPIO_ODR_ODR_0 GPIO_ODR_OD0
  2919. #define GPIO_ODR_ODR_1 GPIO_ODR_OD1
  2920. #define GPIO_ODR_ODR_2 GPIO_ODR_OD2
  2921. #define GPIO_ODR_ODR_3 GPIO_ODR_OD3
  2922. #define GPIO_ODR_ODR_4 GPIO_ODR_OD4
  2923. #define GPIO_ODR_ODR_5 GPIO_ODR_OD5
  2924. #define GPIO_ODR_ODR_6 GPIO_ODR_OD6
  2925. #define GPIO_ODR_ODR_7 GPIO_ODR_OD7
  2926. #define GPIO_ODR_ODR_8 GPIO_ODR_OD8
  2927. #define GPIO_ODR_ODR_9 GPIO_ODR_OD9
  2928. #define GPIO_ODR_ODR_10 GPIO_ODR_OD10
  2929. #define GPIO_ODR_ODR_11 GPIO_ODR_OD11
  2930. #define GPIO_ODR_ODR_12 GPIO_ODR_OD12
  2931. #define GPIO_ODR_ODR_13 GPIO_ODR_OD13
  2932. #define GPIO_ODR_ODR_14 GPIO_ODR_OD14
  2933. #define GPIO_ODR_ODR_15 GPIO_ODR_OD15
  2934. /****************** Bits definition for GPIO_BSRR register ******************/
  2935. #define GPIO_BSRR_BS0_Pos (0U)
  2936. #define GPIO_BSRR_BS0_Msk (0x1UL << GPIO_BSRR_BS0_Pos) /*!< 0x00000001 */
  2937. #define GPIO_BSRR_BS0 GPIO_BSRR_BS0_Msk
  2938. #define GPIO_BSRR_BS1_Pos (1U)
  2939. #define GPIO_BSRR_BS1_Msk (0x1UL << GPIO_BSRR_BS1_Pos) /*!< 0x00000002 */
  2940. #define GPIO_BSRR_BS1 GPIO_BSRR_BS1_Msk
  2941. #define GPIO_BSRR_BS2_Pos (2U)
  2942. #define GPIO_BSRR_BS2_Msk (0x1UL << GPIO_BSRR_BS2_Pos) /*!< 0x00000004 */
  2943. #define GPIO_BSRR_BS2 GPIO_BSRR_BS2_Msk
  2944. #define GPIO_BSRR_BS3_Pos (3U)
  2945. #define GPIO_BSRR_BS3_Msk (0x1UL << GPIO_BSRR_BS3_Pos) /*!< 0x00000008 */
  2946. #define GPIO_BSRR_BS3 GPIO_BSRR_BS3_Msk
  2947. #define GPIO_BSRR_BS4_Pos (4U)
  2948. #define GPIO_BSRR_BS4_Msk (0x1UL << GPIO_BSRR_BS4_Pos) /*!< 0x00000010 */
  2949. #define GPIO_BSRR_BS4 GPIO_BSRR_BS4_Msk
  2950. #define GPIO_BSRR_BS5_Pos (5U)
  2951. #define GPIO_BSRR_BS5_Msk (0x1UL << GPIO_BSRR_BS5_Pos) /*!< 0x00000020 */
  2952. #define GPIO_BSRR_BS5 GPIO_BSRR_BS5_Msk
  2953. #define GPIO_BSRR_BS6_Pos (6U)
  2954. #define GPIO_BSRR_BS6_Msk (0x1UL << GPIO_BSRR_BS6_Pos) /*!< 0x00000040 */
  2955. #define GPIO_BSRR_BS6 GPIO_BSRR_BS6_Msk
  2956. #define GPIO_BSRR_BS7_Pos (7U)
  2957. #define GPIO_BSRR_BS7_Msk (0x1UL << GPIO_BSRR_BS7_Pos) /*!< 0x00000080 */
  2958. #define GPIO_BSRR_BS7 GPIO_BSRR_BS7_Msk
  2959. #define GPIO_BSRR_BS8_Pos (8U)
  2960. #define GPIO_BSRR_BS8_Msk (0x1UL << GPIO_BSRR_BS8_Pos) /*!< 0x00000100 */
  2961. #define GPIO_BSRR_BS8 GPIO_BSRR_BS8_Msk
  2962. #define GPIO_BSRR_BS9_Pos (9U)
  2963. #define GPIO_BSRR_BS9_Msk (0x1UL << GPIO_BSRR_BS9_Pos) /*!< 0x00000200 */
  2964. #define GPIO_BSRR_BS9 GPIO_BSRR_BS9_Msk
  2965. #define GPIO_BSRR_BS10_Pos (10U)
  2966. #define GPIO_BSRR_BS10_Msk (0x1UL << GPIO_BSRR_BS10_Pos) /*!< 0x00000400 */
  2967. #define GPIO_BSRR_BS10 GPIO_BSRR_BS10_Msk
  2968. #define GPIO_BSRR_BS11_Pos (11U)
  2969. #define GPIO_BSRR_BS11_Msk (0x1UL << GPIO_BSRR_BS11_Pos) /*!< 0x00000800 */
  2970. #define GPIO_BSRR_BS11 GPIO_BSRR_BS11_Msk
  2971. #define GPIO_BSRR_BS12_Pos (12U)
  2972. #define GPIO_BSRR_BS12_Msk (0x1UL << GPIO_BSRR_BS12_Pos) /*!< 0x00001000 */
  2973. #define GPIO_BSRR_BS12 GPIO_BSRR_BS12_Msk
  2974. #define GPIO_BSRR_BS13_Pos (13U)
  2975. #define GPIO_BSRR_BS13_Msk (0x1UL << GPIO_BSRR_BS13_Pos) /*!< 0x00002000 */
  2976. #define GPIO_BSRR_BS13 GPIO_BSRR_BS13_Msk
  2977. #define GPIO_BSRR_BS14_Pos (14U)
  2978. #define GPIO_BSRR_BS14_Msk (0x1UL << GPIO_BSRR_BS14_Pos) /*!< 0x00004000 */
  2979. #define GPIO_BSRR_BS14 GPIO_BSRR_BS14_Msk
  2980. #define GPIO_BSRR_BS15_Pos (15U)
  2981. #define GPIO_BSRR_BS15_Msk (0x1UL << GPIO_BSRR_BS15_Pos) /*!< 0x00008000 */
  2982. #define GPIO_BSRR_BS15 GPIO_BSRR_BS15_Msk
  2983. #define GPIO_BSRR_BR0_Pos (16U)
  2984. #define GPIO_BSRR_BR0_Msk (0x1UL << GPIO_BSRR_BR0_Pos) /*!< 0x00010000 */
  2985. #define GPIO_BSRR_BR0 GPIO_BSRR_BR0_Msk
  2986. #define GPIO_BSRR_BR1_Pos (17U)
  2987. #define GPIO_BSRR_BR1_Msk (0x1UL << GPIO_BSRR_BR1_Pos) /*!< 0x00020000 */
  2988. #define GPIO_BSRR_BR1 GPIO_BSRR_BR1_Msk
  2989. #define GPIO_BSRR_BR2_Pos (18U)
  2990. #define GPIO_BSRR_BR2_Msk (0x1UL << GPIO_BSRR_BR2_Pos) /*!< 0x00040000 */
  2991. #define GPIO_BSRR_BR2 GPIO_BSRR_BR2_Msk
  2992. #define GPIO_BSRR_BR3_Pos (19U)
  2993. #define GPIO_BSRR_BR3_Msk (0x1UL << GPIO_BSRR_BR3_Pos) /*!< 0x00080000 */
  2994. #define GPIO_BSRR_BR3 GPIO_BSRR_BR3_Msk
  2995. #define GPIO_BSRR_BR4_Pos (20U)
  2996. #define GPIO_BSRR_BR4_Msk (0x1UL << GPIO_BSRR_BR4_Pos) /*!< 0x00100000 */
  2997. #define GPIO_BSRR_BR4 GPIO_BSRR_BR4_Msk
  2998. #define GPIO_BSRR_BR5_Pos (21U)
  2999. #define GPIO_BSRR_BR5_Msk (0x1UL << GPIO_BSRR_BR5_Pos) /*!< 0x00200000 */
  3000. #define GPIO_BSRR_BR5 GPIO_BSRR_BR5_Msk
  3001. #define GPIO_BSRR_BR6_Pos (22U)
  3002. #define GPIO_BSRR_BR6_Msk (0x1UL << GPIO_BSRR_BR6_Pos) /*!< 0x00400000 */
  3003. #define GPIO_BSRR_BR6 GPIO_BSRR_BR6_Msk
  3004. #define GPIO_BSRR_BR7_Pos (23U)
  3005. #define GPIO_BSRR_BR7_Msk (0x1UL << GPIO_BSRR_BR7_Pos) /*!< 0x00800000 */
  3006. #define GPIO_BSRR_BR7 GPIO_BSRR_BR7_Msk
  3007. #define GPIO_BSRR_BR8_Pos (24U)
  3008. #define GPIO_BSRR_BR8_Msk (0x1UL << GPIO_BSRR_BR8_Pos) /*!< 0x01000000 */
  3009. #define GPIO_BSRR_BR8 GPIO_BSRR_BR8_Msk
  3010. #define GPIO_BSRR_BR9_Pos (25U)
  3011. #define GPIO_BSRR_BR9_Msk (0x1UL << GPIO_BSRR_BR9_Pos) /*!< 0x02000000 */
  3012. #define GPIO_BSRR_BR9 GPIO_BSRR_BR9_Msk
  3013. #define GPIO_BSRR_BR10_Pos (26U)
  3014. #define GPIO_BSRR_BR10_Msk (0x1UL << GPIO_BSRR_BR10_Pos) /*!< 0x04000000 */
  3015. #define GPIO_BSRR_BR10 GPIO_BSRR_BR10_Msk
  3016. #define GPIO_BSRR_BR11_Pos (27U)
  3017. #define GPIO_BSRR_BR11_Msk (0x1UL << GPIO_BSRR_BR11_Pos) /*!< 0x08000000 */
  3018. #define GPIO_BSRR_BR11 GPIO_BSRR_BR11_Msk
  3019. #define GPIO_BSRR_BR12_Pos (28U)
  3020. #define GPIO_BSRR_BR12_Msk (0x1UL << GPIO_BSRR_BR12_Pos) /*!< 0x10000000 */
  3021. #define GPIO_BSRR_BR12 GPIO_BSRR_BR12_Msk
  3022. #define GPIO_BSRR_BR13_Pos (29U)
  3023. #define GPIO_BSRR_BR13_Msk (0x1UL << GPIO_BSRR_BR13_Pos) /*!< 0x20000000 */
  3024. #define GPIO_BSRR_BR13 GPIO_BSRR_BR13_Msk
  3025. #define GPIO_BSRR_BR14_Pos (30U)
  3026. #define GPIO_BSRR_BR14_Msk (0x1UL << GPIO_BSRR_BR14_Pos) /*!< 0x40000000 */
  3027. #define GPIO_BSRR_BR14 GPIO_BSRR_BR14_Msk
  3028. #define GPIO_BSRR_BR15_Pos (31U)
  3029. #define GPIO_BSRR_BR15_Msk (0x1UL << GPIO_BSRR_BR15_Pos) /*!< 0x80000000 */
  3030. #define GPIO_BSRR_BR15 GPIO_BSRR_BR15_Msk
  3031. /* Legacy defines */
  3032. #define GPIO_BSRR_BS_0 GPIO_BSRR_BS0
  3033. #define GPIO_BSRR_BS_1 GPIO_BSRR_BS1
  3034. #define GPIO_BSRR_BS_2 GPIO_BSRR_BS2
  3035. #define GPIO_BSRR_BS_3 GPIO_BSRR_BS3
  3036. #define GPIO_BSRR_BS_4 GPIO_BSRR_BS4
  3037. #define GPIO_BSRR_BS_5 GPIO_BSRR_BS5
  3038. #define GPIO_BSRR_BS_6 GPIO_BSRR_BS6
  3039. #define GPIO_BSRR_BS_7 GPIO_BSRR_BS7
  3040. #define GPIO_BSRR_BS_8 GPIO_BSRR_BS8
  3041. #define GPIO_BSRR_BS_9 GPIO_BSRR_BS9
  3042. #define GPIO_BSRR_BS_10 GPIO_BSRR_BS10
  3043. #define GPIO_BSRR_BS_11 GPIO_BSRR_BS11
  3044. #define GPIO_BSRR_BS_12 GPIO_BSRR_BS12
  3045. #define GPIO_BSRR_BS_13 GPIO_BSRR_BS13
  3046. #define GPIO_BSRR_BS_14 GPIO_BSRR_BS14
  3047. #define GPIO_BSRR_BS_15 GPIO_BSRR_BS15
  3048. #define GPIO_BSRR_BR_0 GPIO_BSRR_BR0
  3049. #define GPIO_BSRR_BR_1 GPIO_BSRR_BR1
  3050. #define GPIO_BSRR_BR_2 GPIO_BSRR_BR2
  3051. #define GPIO_BSRR_BR_3 GPIO_BSRR_BR3
  3052. #define GPIO_BSRR_BR_4 GPIO_BSRR_BR4
  3053. #define GPIO_BSRR_BR_5 GPIO_BSRR_BR5
  3054. #define GPIO_BSRR_BR_6 GPIO_BSRR_BR6
  3055. #define GPIO_BSRR_BR_7 GPIO_BSRR_BR7
  3056. #define GPIO_BSRR_BR_8 GPIO_BSRR_BR8
  3057. #define GPIO_BSRR_BR_9 GPIO_BSRR_BR9
  3058. #define GPIO_BSRR_BR_10 GPIO_BSRR_BR10
  3059. #define GPIO_BSRR_BR_11 GPIO_BSRR_BR11
  3060. #define GPIO_BSRR_BR_12 GPIO_BSRR_BR12
  3061. #define GPIO_BSRR_BR_13 GPIO_BSRR_BR13
  3062. #define GPIO_BSRR_BR_14 GPIO_BSRR_BR14
  3063. #define GPIO_BSRR_BR_15 GPIO_BSRR_BR15
  3064. #define GPIO_BRR_BR0 GPIO_BSRR_BR0
  3065. #define GPIO_BRR_BR0_Pos GPIO_BSRR_BR0_Pos
  3066. #define GPIO_BRR_BR0_Msk GPIO_BSRR_BR0_Msk
  3067. #define GPIO_BRR_BR1 GPIO_BSRR_BR1
  3068. #define GPIO_BRR_BR1_Pos GPIO_BSRR_BR1_Pos
  3069. #define GPIO_BRR_BR1_Msk GPIO_BSRR_BR1_Msk
  3070. #define GPIO_BRR_BR2 GPIO_BSRR_BR2
  3071. #define GPIO_BRR_BR2_Pos GPIO_BSRR_BR2_Pos
  3072. #define GPIO_BRR_BR2_Msk GPIO_BSRR_BR2_Msk
  3073. #define GPIO_BRR_BR3 GPIO_BSRR_BR3
  3074. #define GPIO_BRR_BR3_Pos GPIO_BSRR_BR3_Pos
  3075. #define GPIO_BRR_BR3_Msk GPIO_BSRR_BR3_Msk
  3076. #define GPIO_BRR_BR4 GPIO_BSRR_BR4
  3077. #define GPIO_BRR_BR4_Pos GPIO_BSRR_BR4_Pos
  3078. #define GPIO_BRR_BR4_Msk GPIO_BSRR_BR4_Msk
  3079. #define GPIO_BRR_BR5 GPIO_BSRR_BR5
  3080. #define GPIO_BRR_BR5_Pos GPIO_BSRR_BR5_Pos
  3081. #define GPIO_BRR_BR5_Msk GPIO_BSRR_BR5_Msk
  3082. #define GPIO_BRR_BR6 GPIO_BSRR_BR6
  3083. #define GPIO_BRR_BR6_Pos GPIO_BSRR_BR6_Pos
  3084. #define GPIO_BRR_BR6_Msk GPIO_BSRR_BR6_Msk
  3085. #define GPIO_BRR_BR7 GPIO_BSRR_BR7
  3086. #define GPIO_BRR_BR7_Pos GPIO_BSRR_BR7_Pos
  3087. #define GPIO_BRR_BR7_Msk GPIO_BSRR_BR7_Msk
  3088. #define GPIO_BRR_BR8 GPIO_BSRR_BR8
  3089. #define GPIO_BRR_BR8_Pos GPIO_BSRR_BR8_Pos
  3090. #define GPIO_BRR_BR8_Msk GPIO_BSRR_BR8_Msk
  3091. #define GPIO_BRR_BR9 GPIO_BSRR_BR9
  3092. #define GPIO_BRR_BR9_Pos GPIO_BSRR_BR9_Pos
  3093. #define GPIO_BRR_BR9_Msk GPIO_BSRR_BR9_Msk
  3094. #define GPIO_BRR_BR10 GPIO_BSRR_BR10
  3095. #define GPIO_BRR_BR10_Pos GPIO_BSRR_BR10_Pos
  3096. #define GPIO_BRR_BR10_Msk GPIO_BSRR_BR10_Msk
  3097. #define GPIO_BRR_BR11 GPIO_BSRR_BR11
  3098. #define GPIO_BRR_BR11_Pos GPIO_BSRR_BR11_Pos
  3099. #define GPIO_BRR_BR11_Msk GPIO_BSRR_BR11_Msk
  3100. #define GPIO_BRR_BR12 GPIO_BSRR_BR12
  3101. #define GPIO_BRR_BR12_Pos GPIO_BSRR_BR12_Pos
  3102. #define GPIO_BRR_BR12_Msk GPIO_BSRR_BR12_Msk
  3103. #define GPIO_BRR_BR13 GPIO_BSRR_BR13
  3104. #define GPIO_BRR_BR13_Pos GPIO_BSRR_BR13_Pos
  3105. #define GPIO_BRR_BR13_Msk GPIO_BSRR_BR13_Msk
  3106. #define GPIO_BRR_BR14 GPIO_BSRR_BR14
  3107. #define GPIO_BRR_BR14_Pos GPIO_BSRR_BR14_Pos
  3108. #define GPIO_BRR_BR14_Msk GPIO_BSRR_BR14_Msk
  3109. #define GPIO_BRR_BR15 GPIO_BSRR_BR15
  3110. #define GPIO_BRR_BR15_Pos GPIO_BSRR_BR15_Pos
  3111. #define GPIO_BRR_BR15_Msk GPIO_BSRR_BR15_Msk
  3112. /****************** Bit definition for GPIO_LCKR register *********************/
  3113. #define GPIO_LCKR_LCK0_Pos (0U)
  3114. #define GPIO_LCKR_LCK0_Msk (0x1UL << GPIO_LCKR_LCK0_Pos) /*!< 0x00000001 */
  3115. #define GPIO_LCKR_LCK0 GPIO_LCKR_LCK0_Msk
  3116. #define GPIO_LCKR_LCK1_Pos (1U)
  3117. #define GPIO_LCKR_LCK1_Msk (0x1UL << GPIO_LCKR_LCK1_Pos) /*!< 0x00000002 */
  3118. #define GPIO_LCKR_LCK1 GPIO_LCKR_LCK1_Msk
  3119. #define GPIO_LCKR_LCK2_Pos (2U)
  3120. #define GPIO_LCKR_LCK2_Msk (0x1UL << GPIO_LCKR_LCK2_Pos) /*!< 0x00000004 */
  3121. #define GPIO_LCKR_LCK2 GPIO_LCKR_LCK2_Msk
  3122. #define GPIO_LCKR_LCK3_Pos (3U)
  3123. #define GPIO_LCKR_LCK3_Msk (0x1UL << GPIO_LCKR_LCK3_Pos) /*!< 0x00000008 */
  3124. #define GPIO_LCKR_LCK3 GPIO_LCKR_LCK3_Msk
  3125. #define GPIO_LCKR_LCK4_Pos (4U)
  3126. #define GPIO_LCKR_LCK4_Msk (0x1UL << GPIO_LCKR_LCK4_Pos) /*!< 0x00000010 */
  3127. #define GPIO_LCKR_LCK4 GPIO_LCKR_LCK4_Msk
  3128. #define GPIO_LCKR_LCK5_Pos (5U)
  3129. #define GPIO_LCKR_LCK5_Msk (0x1UL << GPIO_LCKR_LCK5_Pos) /*!< 0x00000020 */
  3130. #define GPIO_LCKR_LCK5 GPIO_LCKR_LCK5_Msk
  3131. #define GPIO_LCKR_LCK6_Pos (6U)
  3132. #define GPIO_LCKR_LCK6_Msk (0x1UL << GPIO_LCKR_LCK6_Pos) /*!< 0x00000040 */
  3133. #define GPIO_LCKR_LCK6 GPIO_LCKR_LCK6_Msk
  3134. #define GPIO_LCKR_LCK7_Pos (7U)
  3135. #define GPIO_LCKR_LCK7_Msk (0x1UL << GPIO_LCKR_LCK7_Pos) /*!< 0x00000080 */
  3136. #define GPIO_LCKR_LCK7 GPIO_LCKR_LCK7_Msk
  3137. #define GPIO_LCKR_LCK8_Pos (8U)
  3138. #define GPIO_LCKR_LCK8_Msk (0x1UL << GPIO_LCKR_LCK8_Pos) /*!< 0x00000100 */
  3139. #define GPIO_LCKR_LCK8 GPIO_LCKR_LCK8_Msk
  3140. #define GPIO_LCKR_LCK9_Pos (9U)
  3141. #define GPIO_LCKR_LCK9_Msk (0x1UL << GPIO_LCKR_LCK9_Pos) /*!< 0x00000200 */
  3142. #define GPIO_LCKR_LCK9 GPIO_LCKR_LCK9_Msk
  3143. #define GPIO_LCKR_LCK10_Pos (10U)
  3144. #define GPIO_LCKR_LCK10_Msk (0x1UL << GPIO_LCKR_LCK10_Pos) /*!< 0x00000400 */
  3145. #define GPIO_LCKR_LCK10 GPIO_LCKR_LCK10_Msk
  3146. #define GPIO_LCKR_LCK11_Pos (11U)
  3147. #define GPIO_LCKR_LCK11_Msk (0x1UL << GPIO_LCKR_LCK11_Pos) /*!< 0x00000800 */
  3148. #define GPIO_LCKR_LCK11 GPIO_LCKR_LCK11_Msk
  3149. #define GPIO_LCKR_LCK12_Pos (12U)
  3150. #define GPIO_LCKR_LCK12_Msk (0x1UL << GPIO_LCKR_LCK12_Pos) /*!< 0x00001000 */
  3151. #define GPIO_LCKR_LCK12 GPIO_LCKR_LCK12_Msk
  3152. #define GPIO_LCKR_LCK13_Pos (13U)
  3153. #define GPIO_LCKR_LCK13_Msk (0x1UL << GPIO_LCKR_LCK13_Pos) /*!< 0x00002000 */
  3154. #define GPIO_LCKR_LCK13 GPIO_LCKR_LCK13_Msk
  3155. #define GPIO_LCKR_LCK14_Pos (14U)
  3156. #define GPIO_LCKR_LCK14_Msk (0x1UL << GPIO_LCKR_LCK14_Pos) /*!< 0x00004000 */
  3157. #define GPIO_LCKR_LCK14 GPIO_LCKR_LCK14_Msk
  3158. #define GPIO_LCKR_LCK15_Pos (15U)
  3159. #define GPIO_LCKR_LCK15_Msk (0x1UL << GPIO_LCKR_LCK15_Pos) /*!< 0x00008000 */
  3160. #define GPIO_LCKR_LCK15 GPIO_LCKR_LCK15_Msk
  3161. #define GPIO_LCKR_LCKK_Pos (16U)
  3162. #define GPIO_LCKR_LCKK_Msk (0x1UL << GPIO_LCKR_LCKK_Pos) /*!< 0x00010000 */
  3163. #define GPIO_LCKR_LCKK GPIO_LCKR_LCKK_Msk
  3164. /****************** Bit definition for GPIO_AFRL register *********************/
  3165. #define GPIO_AFRL_AFSEL0_Pos (0U)
  3166. #define GPIO_AFRL_AFSEL0_Msk (0xFUL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x0000000F */
  3167. #define GPIO_AFRL_AFSEL0 GPIO_AFRL_AFSEL0_Msk
  3168. #define GPIO_AFRL_AFSEL0_0 (0x1UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000001 */
  3169. #define GPIO_AFRL_AFSEL0_1 (0x2UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000002 */
  3170. #define GPIO_AFRL_AFSEL0_2 (0x4UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000004 */
  3171. #define GPIO_AFRL_AFSEL0_3 (0x8UL << GPIO_AFRL_AFSEL0_Pos) /*!< 0x00000008 */
  3172. #define GPIO_AFRL_AFSEL1_Pos (4U)
  3173. #define GPIO_AFRL_AFSEL1_Msk (0xFUL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x000000F0 */
  3174. #define GPIO_AFRL_AFSEL1 GPIO_AFRL_AFSEL1_Msk
  3175. #define GPIO_AFRL_AFSEL1_0 (0x1UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000010 */
  3176. #define GPIO_AFRL_AFSEL1_1 (0x2UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000020 */
  3177. #define GPIO_AFRL_AFSEL1_2 (0x4UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000040 */
  3178. #define GPIO_AFRL_AFSEL1_3 (0x8UL << GPIO_AFRL_AFSEL1_Pos) /*!< 0x00000080 */
  3179. #define GPIO_AFRL_AFSEL2_Pos (8U)
  3180. #define GPIO_AFRL_AFSEL2_Msk (0xFUL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000F00 */
  3181. #define GPIO_AFRL_AFSEL2 GPIO_AFRL_AFSEL2_Msk
  3182. #define GPIO_AFRL_AFSEL2_0 (0x1UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000100 */
  3183. #define GPIO_AFRL_AFSEL2_1 (0x2UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000200 */
  3184. #define GPIO_AFRL_AFSEL2_2 (0x4UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000400 */
  3185. #define GPIO_AFRL_AFSEL2_3 (0x8UL << GPIO_AFRL_AFSEL2_Pos) /*!< 0x00000800 */
  3186. #define GPIO_AFRL_AFSEL3_Pos (12U)
  3187. #define GPIO_AFRL_AFSEL3_Msk (0xFUL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x0000F000 */
  3188. #define GPIO_AFRL_AFSEL3 GPIO_AFRL_AFSEL3_Msk
  3189. #define GPIO_AFRL_AFSEL3_0 (0x1UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00001000 */
  3190. #define GPIO_AFRL_AFSEL3_1 (0x2UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00002000 */
  3191. #define GPIO_AFRL_AFSEL3_2 (0x4UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00004000 */
  3192. #define GPIO_AFRL_AFSEL3_3 (0x8UL << GPIO_AFRL_AFSEL3_Pos) /*!< 0x00008000 */
  3193. #define GPIO_AFRL_AFSEL4_Pos (16U)
  3194. #define GPIO_AFRL_AFSEL4_Msk (0xFUL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x000F0000 */
  3195. #define GPIO_AFRL_AFSEL4 GPIO_AFRL_AFSEL4_Msk
  3196. #define GPIO_AFRL_AFSEL4_0 (0x1UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00010000 */
  3197. #define GPIO_AFRL_AFSEL4_1 (0x2UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00020000 */
  3198. #define GPIO_AFRL_AFSEL4_2 (0x4UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00040000 */
  3199. #define GPIO_AFRL_AFSEL4_3 (0x8UL << GPIO_AFRL_AFSEL4_Pos) /*!< 0x00080000 */
  3200. #define GPIO_AFRL_AFSEL5_Pos (20U)
  3201. #define GPIO_AFRL_AFSEL5_Msk (0xFUL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00F00000 */
  3202. #define GPIO_AFRL_AFSEL5 GPIO_AFRL_AFSEL5_Msk
  3203. #define GPIO_AFRL_AFSEL5_0 (0x1UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00100000 */
  3204. #define GPIO_AFRL_AFSEL5_1 (0x2UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00200000 */
  3205. #define GPIO_AFRL_AFSEL5_2 (0x4UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00400000 */
  3206. #define GPIO_AFRL_AFSEL5_3 (0x8UL << GPIO_AFRL_AFSEL5_Pos) /*!< 0x00800000 */
  3207. #define GPIO_AFRL_AFSEL6_Pos (24U)
  3208. #define GPIO_AFRL_AFSEL6_Msk (0xFUL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x0F000000 */
  3209. #define GPIO_AFRL_AFSEL6 GPIO_AFRL_AFSEL6_Msk
  3210. #define GPIO_AFRL_AFSEL6_0 (0x1UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x01000000 */
  3211. #define GPIO_AFRL_AFSEL6_1 (0x2UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x02000000 */
  3212. #define GPIO_AFRL_AFSEL6_2 (0x4UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x04000000 */
  3213. #define GPIO_AFRL_AFSEL6_3 (0x8UL << GPIO_AFRL_AFSEL6_Pos) /*!< 0x08000000 */
  3214. #define GPIO_AFRL_AFSEL7_Pos (28U)
  3215. #define GPIO_AFRL_AFSEL7_Msk (0xFUL << GPIO_AFRL_AFSEL7_Pos) /*!< 0xF0000000 */
  3216. #define GPIO_AFRL_AFSEL7 GPIO_AFRL_AFSEL7_Msk
  3217. #define GPIO_AFRL_AFSEL7_0 (0x1UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x10000000 */
  3218. #define GPIO_AFRL_AFSEL7_1 (0x2UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x20000000 */
  3219. #define GPIO_AFRL_AFSEL7_2 (0x4UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x40000000 */
  3220. #define GPIO_AFRL_AFSEL7_3 (0x8UL << GPIO_AFRL_AFSEL7_Pos) /*!< 0x80000000 */
  3221. /* Legacy defines */
  3222. #define GPIO_AFRL_AFRL0 GPIO_AFRL_AFSEL0
  3223. #define GPIO_AFRL_AFRL0_0 GPIO_AFRL_AFSEL0_0
  3224. #define GPIO_AFRL_AFRL0_1 GPIO_AFRL_AFSEL0_1
  3225. #define GPIO_AFRL_AFRL0_2 GPIO_AFRL_AFSEL0_2
  3226. #define GPIO_AFRL_AFRL0_3 GPIO_AFRL_AFSEL0_3
  3227. #define GPIO_AFRL_AFRL1 GPIO_AFRL_AFSEL1
  3228. #define GPIO_AFRL_AFRL1_0 GPIO_AFRL_AFSEL1_0
  3229. #define GPIO_AFRL_AFRL1_1 GPIO_AFRL_AFSEL1_1
  3230. #define GPIO_AFRL_AFRL1_2 GPIO_AFRL_AFSEL1_2
  3231. #define GPIO_AFRL_AFRL1_3 GPIO_AFRL_AFSEL1_3
  3232. #define GPIO_AFRL_AFRL2 GPIO_AFRL_AFSEL2
  3233. #define GPIO_AFRL_AFRL2_0 GPIO_AFRL_AFSEL2_0
  3234. #define GPIO_AFRL_AFRL2_1 GPIO_AFRL_AFSEL2_1
  3235. #define GPIO_AFRL_AFRL2_2 GPIO_AFRL_AFSEL2_2
  3236. #define GPIO_AFRL_AFRL2_3 GPIO_AFRL_AFSEL2_3
  3237. #define GPIO_AFRL_AFRL3 GPIO_AFRL_AFSEL3
  3238. #define GPIO_AFRL_AFRL3_0 GPIO_AFRL_AFSEL3_0
  3239. #define GPIO_AFRL_AFRL3_1 GPIO_AFRL_AFSEL3_1
  3240. #define GPIO_AFRL_AFRL3_2 GPIO_AFRL_AFSEL3_2
  3241. #define GPIO_AFRL_AFRL3_3 GPIO_AFRL_AFSEL3_3
  3242. #define GPIO_AFRL_AFRL4 GPIO_AFRL_AFSEL4
  3243. #define GPIO_AFRL_AFRL4_0 GPIO_AFRL_AFSEL4_0
  3244. #define GPIO_AFRL_AFRL4_1 GPIO_AFRL_AFSEL4_1
  3245. #define GPIO_AFRL_AFRL4_2 GPIO_AFRL_AFSEL4_2
  3246. #define GPIO_AFRL_AFRL4_3 GPIO_AFRL_AFSEL4_3
  3247. #define GPIO_AFRL_AFRL5 GPIO_AFRL_AFSEL5
  3248. #define GPIO_AFRL_AFRL5_0 GPIO_AFRL_AFSEL5_0
  3249. #define GPIO_AFRL_AFRL5_1 GPIO_AFRL_AFSEL5_1
  3250. #define GPIO_AFRL_AFRL5_2 GPIO_AFRL_AFSEL5_2
  3251. #define GPIO_AFRL_AFRL5_3 GPIO_AFRL_AFSEL5_3
  3252. #define GPIO_AFRL_AFRL6 GPIO_AFRL_AFSEL6
  3253. #define GPIO_AFRL_AFRL6_0 GPIO_AFRL_AFSEL6_0
  3254. #define GPIO_AFRL_AFRL6_1 GPIO_AFRL_AFSEL6_1
  3255. #define GPIO_AFRL_AFRL6_2 GPIO_AFRL_AFSEL6_2
  3256. #define GPIO_AFRL_AFRL6_3 GPIO_AFRL_AFSEL6_3
  3257. #define GPIO_AFRL_AFRL7 GPIO_AFRL_AFSEL7
  3258. #define GPIO_AFRL_AFRL7_0 GPIO_AFRL_AFSEL7_0
  3259. #define GPIO_AFRL_AFRL7_1 GPIO_AFRL_AFSEL7_1
  3260. #define GPIO_AFRL_AFRL7_2 GPIO_AFRL_AFSEL7_2
  3261. #define GPIO_AFRL_AFRL7_3 GPIO_AFRL_AFSEL7_3
  3262. /****************** Bit definition for GPIO_AFRH register *********************/
  3263. #define GPIO_AFRH_AFSEL8_Pos (0U)
  3264. #define GPIO_AFRH_AFSEL8_Msk (0xFUL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x0000000F */
  3265. #define GPIO_AFRH_AFSEL8 GPIO_AFRH_AFSEL8_Msk
  3266. #define GPIO_AFRH_AFSEL8_0 (0x1UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000001 */
  3267. #define GPIO_AFRH_AFSEL8_1 (0x2UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000002 */
  3268. #define GPIO_AFRH_AFSEL8_2 (0x4UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000004 */
  3269. #define GPIO_AFRH_AFSEL8_3 (0x8UL << GPIO_AFRH_AFSEL8_Pos) /*!< 0x00000008 */
  3270. #define GPIO_AFRH_AFSEL9_Pos (4U)
  3271. #define GPIO_AFRH_AFSEL9_Msk (0xFUL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x000000F0 */
  3272. #define GPIO_AFRH_AFSEL9 GPIO_AFRH_AFSEL9_Msk
  3273. #define GPIO_AFRH_AFSEL9_0 (0x1UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000010 */
  3274. #define GPIO_AFRH_AFSEL9_1 (0x2UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000020 */
  3275. #define GPIO_AFRH_AFSEL9_2 (0x4UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000040 */
  3276. #define GPIO_AFRH_AFSEL9_3 (0x8UL << GPIO_AFRH_AFSEL9_Pos) /*!< 0x00000080 */
  3277. #define GPIO_AFRH_AFSEL10_Pos (8U)
  3278. #define GPIO_AFRH_AFSEL10_Msk (0xFUL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000F00 */
  3279. #define GPIO_AFRH_AFSEL10 GPIO_AFRH_AFSEL10_Msk
  3280. #define GPIO_AFRH_AFSEL10_0 (0x1UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000100 */
  3281. #define GPIO_AFRH_AFSEL10_1 (0x2UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000200 */
  3282. #define GPIO_AFRH_AFSEL10_2 (0x4UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000400 */
  3283. #define GPIO_AFRH_AFSEL10_3 (0x8UL << GPIO_AFRH_AFSEL10_Pos) /*!< 0x00000800 */
  3284. #define GPIO_AFRH_AFSEL11_Pos (12U)
  3285. #define GPIO_AFRH_AFSEL11_Msk (0xFUL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x0000F000 */
  3286. #define GPIO_AFRH_AFSEL11 GPIO_AFRH_AFSEL11_Msk
  3287. #define GPIO_AFRH_AFSEL11_0 (0x1UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00001000 */
  3288. #define GPIO_AFRH_AFSEL11_1 (0x2UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00002000 */
  3289. #define GPIO_AFRH_AFSEL11_2 (0x4UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00004000 */
  3290. #define GPIO_AFRH_AFSEL11_3 (0x8UL << GPIO_AFRH_AFSEL11_Pos) /*!< 0x00008000 */
  3291. #define GPIO_AFRH_AFSEL12_Pos (16U)
  3292. #define GPIO_AFRH_AFSEL12_Msk (0xFUL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x000F0000 */
  3293. #define GPIO_AFRH_AFSEL12 GPIO_AFRH_AFSEL12_Msk
  3294. #define GPIO_AFRH_AFSEL12_0 (0x1UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00010000 */
  3295. #define GPIO_AFRH_AFSEL12_1 (0x2UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00020000 */
  3296. #define GPIO_AFRH_AFSEL12_2 (0x4UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00040000 */
  3297. #define GPIO_AFRH_AFSEL12_3 (0x8UL << GPIO_AFRH_AFSEL12_Pos) /*!< 0x00080000 */
  3298. #define GPIO_AFRH_AFSEL13_Pos (20U)
  3299. #define GPIO_AFRH_AFSEL13_Msk (0xFUL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00F00000 */
  3300. #define GPIO_AFRH_AFSEL13 GPIO_AFRH_AFSEL13_Msk
  3301. #define GPIO_AFRH_AFSEL13_0 (0x1UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00100000 */
  3302. #define GPIO_AFRH_AFSEL13_1 (0x2UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00200000 */
  3303. #define GPIO_AFRH_AFSEL13_2 (0x4UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00400000 */
  3304. #define GPIO_AFRH_AFSEL13_3 (0x8UL << GPIO_AFRH_AFSEL13_Pos) /*!< 0x00800000 */
  3305. #define GPIO_AFRH_AFSEL14_Pos (24U)
  3306. #define GPIO_AFRH_AFSEL14_Msk (0xFUL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x0F000000 */
  3307. #define GPIO_AFRH_AFSEL14 GPIO_AFRH_AFSEL14_Msk
  3308. #define GPIO_AFRH_AFSEL14_0 (0x1UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x01000000 */
  3309. #define GPIO_AFRH_AFSEL14_1 (0x2UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x02000000 */
  3310. #define GPIO_AFRH_AFSEL14_2 (0x4UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x04000000 */
  3311. #define GPIO_AFRH_AFSEL14_3 (0x8UL << GPIO_AFRH_AFSEL14_Pos) /*!< 0x08000000 */
  3312. #define GPIO_AFRH_AFSEL15_Pos (28U)
  3313. #define GPIO_AFRH_AFSEL15_Msk (0xFUL << GPIO_AFRH_AFSEL15_Pos) /*!< 0xF0000000 */
  3314. #define GPIO_AFRH_AFSEL15 GPIO_AFRH_AFSEL15_Msk
  3315. #define GPIO_AFRH_AFSEL15_0 (0x1UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x10000000 */
  3316. #define GPIO_AFRH_AFSEL15_1 (0x2UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x20000000 */
  3317. #define GPIO_AFRH_AFSEL15_2 (0x4UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x40000000 */
  3318. #define GPIO_AFRH_AFSEL15_3 (0x8UL << GPIO_AFRH_AFSEL15_Pos) /*!< 0x80000000 */
  3319. /* Legacy defines */
  3320. #define GPIO_AFRH_AFRH0 GPIO_AFRH_AFSEL8
  3321. #define GPIO_AFRH_AFRH0_0 GPIO_AFRH_AFSEL8_0
  3322. #define GPIO_AFRH_AFRH0_1 GPIO_AFRH_AFSEL8_1
  3323. #define GPIO_AFRH_AFRH0_2 GPIO_AFRH_AFSEL8_2
  3324. #define GPIO_AFRH_AFRH0_3 GPIO_AFRH_AFSEL8_3
  3325. #define GPIO_AFRH_AFRH1 GPIO_AFRH_AFSEL9
  3326. #define GPIO_AFRH_AFRH1_0 GPIO_AFRH_AFSEL9_0
  3327. #define GPIO_AFRH_AFRH1_1 GPIO_AFRH_AFSEL9_1
  3328. #define GPIO_AFRH_AFRH1_2 GPIO_AFRH_AFSEL9_2
  3329. #define GPIO_AFRH_AFRH1_3 GPIO_AFRH_AFSEL9_3
  3330. #define GPIO_AFRH_AFRH2 GPIO_AFRH_AFSEL10
  3331. #define GPIO_AFRH_AFRH2_0 GPIO_AFRH_AFSEL10_0
  3332. #define GPIO_AFRH_AFRH2_1 GPIO_AFRH_AFSEL10_1
  3333. #define GPIO_AFRH_AFRH2_2 GPIO_AFRH_AFSEL10_2
  3334. #define GPIO_AFRH_AFRH2_3 GPIO_AFRH_AFSEL10_3
  3335. #define GPIO_AFRH_AFRH3 GPIO_AFRH_AFSEL11
  3336. #define GPIO_AFRH_AFRH3_0 GPIO_AFRH_AFSEL11_0
  3337. #define GPIO_AFRH_AFRH3_1 GPIO_AFRH_AFSEL11_1
  3338. #define GPIO_AFRH_AFRH3_2 GPIO_AFRH_AFSEL11_2
  3339. #define GPIO_AFRH_AFRH3_3 GPIO_AFRH_AFSEL11_3
  3340. #define GPIO_AFRH_AFRH4 GPIO_AFRH_AFSEL12
  3341. #define GPIO_AFRH_AFRH4_0 GPIO_AFRH_AFSEL12_0
  3342. #define GPIO_AFRH_AFRH4_1 GPIO_AFRH_AFSEL12_1
  3343. #define GPIO_AFRH_AFRH4_2 GPIO_AFRH_AFSEL12_2
  3344. #define GPIO_AFRH_AFRH4_3 GPIO_AFRH_AFSEL12_3
  3345. #define GPIO_AFRH_AFRH5 GPIO_AFRH_AFSEL13
  3346. #define GPIO_AFRH_AFRH5_0 GPIO_AFRH_AFSEL13_0
  3347. #define GPIO_AFRH_AFRH5_1 GPIO_AFRH_AFSEL13_1
  3348. #define GPIO_AFRH_AFRH5_2 GPIO_AFRH_AFSEL13_2
  3349. #define GPIO_AFRH_AFRH5_3 GPIO_AFRH_AFSEL13_3
  3350. #define GPIO_AFRH_AFRH6 GPIO_AFRH_AFSEL14
  3351. #define GPIO_AFRH_AFRH6_0 GPIO_AFRH_AFSEL14_0
  3352. #define GPIO_AFRH_AFRH6_1 GPIO_AFRH_AFSEL14_1
  3353. #define GPIO_AFRH_AFRH6_2 GPIO_AFRH_AFSEL14_2
  3354. #define GPIO_AFRH_AFRH6_3 GPIO_AFRH_AFSEL14_3
  3355. #define GPIO_AFRH_AFRH7 GPIO_AFRH_AFSEL15
  3356. #define GPIO_AFRH_AFRH7_0 GPIO_AFRH_AFSEL15_0
  3357. #define GPIO_AFRH_AFRH7_1 GPIO_AFRH_AFSEL15_1
  3358. #define GPIO_AFRH_AFRH7_2 GPIO_AFRH_AFSEL15_2
  3359. #define GPIO_AFRH_AFRH7_3 GPIO_AFRH_AFSEL15_3
  3360. /******************************************************************************/
  3361. /* */
  3362. /* Inter-integrated Circuit Interface */
  3363. /* */
  3364. /******************************************************************************/
  3365. /******************* Bit definition for I2C_CR1 register ********************/
  3366. #define I2C_CR1_PE_Pos (0U)
  3367. #define I2C_CR1_PE_Msk (0x1UL << I2C_CR1_PE_Pos) /*!< 0x00000001 */
  3368. #define I2C_CR1_PE I2C_CR1_PE_Msk /*!<Peripheral Enable */
  3369. #define I2C_CR1_SMBUS_Pos (1U)
  3370. #define I2C_CR1_SMBUS_Msk (0x1UL << I2C_CR1_SMBUS_Pos) /*!< 0x00000002 */
  3371. #define I2C_CR1_SMBUS I2C_CR1_SMBUS_Msk /*!<SMBus Mode */
  3372. #define I2C_CR1_SMBTYPE_Pos (3U)
  3373. #define I2C_CR1_SMBTYPE_Msk (0x1UL << I2C_CR1_SMBTYPE_Pos) /*!< 0x00000008 */
  3374. #define I2C_CR1_SMBTYPE I2C_CR1_SMBTYPE_Msk /*!<SMBus Type */
  3375. #define I2C_CR1_ENARP_Pos (4U)
  3376. #define I2C_CR1_ENARP_Msk (0x1UL << I2C_CR1_ENARP_Pos) /*!< 0x00000010 */
  3377. #define I2C_CR1_ENARP I2C_CR1_ENARP_Msk /*!<ARP Enable */
  3378. #define I2C_CR1_ENPEC_Pos (5U)
  3379. #define I2C_CR1_ENPEC_Msk (0x1UL << I2C_CR1_ENPEC_Pos) /*!< 0x00000020 */
  3380. #define I2C_CR1_ENPEC I2C_CR1_ENPEC_Msk /*!<PEC Enable */
  3381. #define I2C_CR1_ENGC_Pos (6U)
  3382. #define I2C_CR1_ENGC_Msk (0x1UL << I2C_CR1_ENGC_Pos) /*!< 0x00000040 */
  3383. #define I2C_CR1_ENGC I2C_CR1_ENGC_Msk /*!<General Call Enable */
  3384. #define I2C_CR1_NOSTRETCH_Pos (7U)
  3385. #define I2C_CR1_NOSTRETCH_Msk (0x1UL << I2C_CR1_NOSTRETCH_Pos) /*!< 0x00000080 */
  3386. #define I2C_CR1_NOSTRETCH I2C_CR1_NOSTRETCH_Msk /*!<Clock Stretching Disable (Slave mode) */
  3387. #define I2C_CR1_START_Pos (8U)
  3388. #define I2C_CR1_START_Msk (0x1UL << I2C_CR1_START_Pos) /*!< 0x00000100 */
  3389. #define I2C_CR1_START I2C_CR1_START_Msk /*!<Start Generation */
  3390. #define I2C_CR1_STOP_Pos (9U)
  3391. #define I2C_CR1_STOP_Msk (0x1UL << I2C_CR1_STOP_Pos) /*!< 0x00000200 */
  3392. #define I2C_CR1_STOP I2C_CR1_STOP_Msk /*!<Stop Generation */
  3393. #define I2C_CR1_ACK_Pos (10U)
  3394. #define I2C_CR1_ACK_Msk (0x1UL << I2C_CR1_ACK_Pos) /*!< 0x00000400 */
  3395. #define I2C_CR1_ACK I2C_CR1_ACK_Msk /*!<Acknowledge Enable */
  3396. #define I2C_CR1_POS_Pos (11U)
  3397. #define I2C_CR1_POS_Msk (0x1UL << I2C_CR1_POS_Pos) /*!< 0x00000800 */
  3398. #define I2C_CR1_POS I2C_CR1_POS_Msk /*!<Acknowledge/PEC Position (for data reception) */
  3399. #define I2C_CR1_PEC_Pos (12U)
  3400. #define I2C_CR1_PEC_Msk (0x1UL << I2C_CR1_PEC_Pos) /*!< 0x00001000 */
  3401. #define I2C_CR1_PEC I2C_CR1_PEC_Msk /*!<Packet Error Checking */
  3402. #define I2C_CR1_ALERT_Pos (13U)
  3403. #define I2C_CR1_ALERT_Msk (0x1UL << I2C_CR1_ALERT_Pos) /*!< 0x00002000 */
  3404. #define I2C_CR1_ALERT I2C_CR1_ALERT_Msk /*!<SMBus Alert */
  3405. #define I2C_CR1_SWRST_Pos (15U)
  3406. #define I2C_CR1_SWRST_Msk (0x1UL << I2C_CR1_SWRST_Pos) /*!< 0x00008000 */
  3407. #define I2C_CR1_SWRST I2C_CR1_SWRST_Msk /*!<Software Reset */
  3408. /******************* Bit definition for I2C_CR2 register ********************/
  3409. #define I2C_CR2_FREQ_Pos (0U)
  3410. #define I2C_CR2_FREQ_Msk (0x3FUL << I2C_CR2_FREQ_Pos) /*!< 0x0000003F */
  3411. #define I2C_CR2_FREQ I2C_CR2_FREQ_Msk /*!<FREQ[5:0] bits (Peripheral Clock Frequency) */
  3412. #define I2C_CR2_FREQ_0 (0x01UL << I2C_CR2_FREQ_Pos) /*!< 0x00000001 */
  3413. #define I2C_CR2_FREQ_1 (0x02UL << I2C_CR2_FREQ_Pos) /*!< 0x00000002 */
  3414. #define I2C_CR2_FREQ_2 (0x04UL << I2C_CR2_FREQ_Pos) /*!< 0x00000004 */
  3415. #define I2C_CR2_FREQ_3 (0x08UL << I2C_CR2_FREQ_Pos) /*!< 0x00000008 */
  3416. #define I2C_CR2_FREQ_4 (0x10UL << I2C_CR2_FREQ_Pos) /*!< 0x00000010 */
  3417. #define I2C_CR2_FREQ_5 (0x20UL << I2C_CR2_FREQ_Pos) /*!< 0x00000020 */
  3418. #define I2C_CR2_ITERREN_Pos (8U)
  3419. #define I2C_CR2_ITERREN_Msk (0x1UL << I2C_CR2_ITERREN_Pos) /*!< 0x00000100 */
  3420. #define I2C_CR2_ITERREN I2C_CR2_ITERREN_Msk /*!<Error Interrupt Enable */
  3421. #define I2C_CR2_ITEVTEN_Pos (9U)
  3422. #define I2C_CR2_ITEVTEN_Msk (0x1UL << I2C_CR2_ITEVTEN_Pos) /*!< 0x00000200 */
  3423. #define I2C_CR2_ITEVTEN I2C_CR2_ITEVTEN_Msk /*!<Event Interrupt Enable */
  3424. #define I2C_CR2_ITBUFEN_Pos (10U)
  3425. #define I2C_CR2_ITBUFEN_Msk (0x1UL << I2C_CR2_ITBUFEN_Pos) /*!< 0x00000400 */
  3426. #define I2C_CR2_ITBUFEN I2C_CR2_ITBUFEN_Msk /*!<Buffer Interrupt Enable */
  3427. #define I2C_CR2_DMAEN_Pos (11U)
  3428. #define I2C_CR2_DMAEN_Msk (0x1UL << I2C_CR2_DMAEN_Pos) /*!< 0x00000800 */
  3429. #define I2C_CR2_DMAEN I2C_CR2_DMAEN_Msk /*!<DMA Requests Enable */
  3430. #define I2C_CR2_LAST_Pos (12U)
  3431. #define I2C_CR2_LAST_Msk (0x1UL << I2C_CR2_LAST_Pos) /*!< 0x00001000 */
  3432. #define I2C_CR2_LAST I2C_CR2_LAST_Msk /*!<DMA Last Transfer */
  3433. /******************* Bit definition for I2C_OAR1 register *******************/
  3434. #define I2C_OAR1_ADD1_7 0x000000FEU /*!<Interface Address */
  3435. #define I2C_OAR1_ADD8_9 0x00000300U /*!<Interface Address */
  3436. #define I2C_OAR1_ADD0_Pos (0U)
  3437. #define I2C_OAR1_ADD0_Msk (0x1UL << I2C_OAR1_ADD0_Pos) /*!< 0x00000001 */
  3438. #define I2C_OAR1_ADD0 I2C_OAR1_ADD0_Msk /*!<Bit 0 */
  3439. #define I2C_OAR1_ADD1_Pos (1U)
  3440. #define I2C_OAR1_ADD1_Msk (0x1UL << I2C_OAR1_ADD1_Pos) /*!< 0x00000002 */
  3441. #define I2C_OAR1_ADD1 I2C_OAR1_ADD1_Msk /*!<Bit 1 */
  3442. #define I2C_OAR1_ADD2_Pos (2U)
  3443. #define I2C_OAR1_ADD2_Msk (0x1UL << I2C_OAR1_ADD2_Pos) /*!< 0x00000004 */
  3444. #define I2C_OAR1_ADD2 I2C_OAR1_ADD2_Msk /*!<Bit 2 */
  3445. #define I2C_OAR1_ADD3_Pos (3U)
  3446. #define I2C_OAR1_ADD3_Msk (0x1UL << I2C_OAR1_ADD3_Pos) /*!< 0x00000008 */
  3447. #define I2C_OAR1_ADD3 I2C_OAR1_ADD3_Msk /*!<Bit 3 */
  3448. #define I2C_OAR1_ADD4_Pos (4U)
  3449. #define I2C_OAR1_ADD4_Msk (0x1UL << I2C_OAR1_ADD4_Pos) /*!< 0x00000010 */
  3450. #define I2C_OAR1_ADD4 I2C_OAR1_ADD4_Msk /*!<Bit 4 */
  3451. #define I2C_OAR1_ADD5_Pos (5U)
  3452. #define I2C_OAR1_ADD5_Msk (0x1UL << I2C_OAR1_ADD5_Pos) /*!< 0x00000020 */
  3453. #define I2C_OAR1_ADD5 I2C_OAR1_ADD5_Msk /*!<Bit 5 */
  3454. #define I2C_OAR1_ADD6_Pos (6U)
  3455. #define I2C_OAR1_ADD6_Msk (0x1UL << I2C_OAR1_ADD6_Pos) /*!< 0x00000040 */
  3456. #define I2C_OAR1_ADD6 I2C_OAR1_ADD6_Msk /*!<Bit 6 */
  3457. #define I2C_OAR1_ADD7_Pos (7U)
  3458. #define I2C_OAR1_ADD7_Msk (0x1UL << I2C_OAR1_ADD7_Pos) /*!< 0x00000080 */
  3459. #define I2C_OAR1_ADD7 I2C_OAR1_ADD7_Msk /*!<Bit 7 */
  3460. #define I2C_OAR1_ADD8_Pos (8U)
  3461. #define I2C_OAR1_ADD8_Msk (0x1UL << I2C_OAR1_ADD8_Pos) /*!< 0x00000100 */
  3462. #define I2C_OAR1_ADD8 I2C_OAR1_ADD8_Msk /*!<Bit 8 */
  3463. #define I2C_OAR1_ADD9_Pos (9U)
  3464. #define I2C_OAR1_ADD9_Msk (0x1UL << I2C_OAR1_ADD9_Pos) /*!< 0x00000200 */
  3465. #define I2C_OAR1_ADD9 I2C_OAR1_ADD9_Msk /*!<Bit 9 */
  3466. #define I2C_OAR1_ADDMODE_Pos (15U)
  3467. #define I2C_OAR1_ADDMODE_Msk (0x1UL << I2C_OAR1_ADDMODE_Pos) /*!< 0x00008000 */
  3468. #define I2C_OAR1_ADDMODE I2C_OAR1_ADDMODE_Msk /*!<Addressing Mode (Slave mode) */
  3469. /******************* Bit definition for I2C_OAR2 register *******************/
  3470. #define I2C_OAR2_ENDUAL_Pos (0U)
  3471. #define I2C_OAR2_ENDUAL_Msk (0x1UL << I2C_OAR2_ENDUAL_Pos) /*!< 0x00000001 */
  3472. #define I2C_OAR2_ENDUAL I2C_OAR2_ENDUAL_Msk /*!<Dual addressing mode enable */
  3473. #define I2C_OAR2_ADD2_Pos (1U)
  3474. #define I2C_OAR2_ADD2_Msk (0x7FUL << I2C_OAR2_ADD2_Pos) /*!< 0x000000FE */
  3475. #define I2C_OAR2_ADD2 I2C_OAR2_ADD2_Msk /*!<Interface address */
  3476. /******************** Bit definition for I2C_DR register ********************/
  3477. #define I2C_DR_DR_Pos (0U)
  3478. #define I2C_DR_DR_Msk (0xFFUL << I2C_DR_DR_Pos) /*!< 0x000000FF */
  3479. #define I2C_DR_DR I2C_DR_DR_Msk /*!<8-bit Data Register */
  3480. /******************* Bit definition for I2C_SR1 register ********************/
  3481. #define I2C_SR1_SB_Pos (0U)
  3482. #define I2C_SR1_SB_Msk (0x1UL << I2C_SR1_SB_Pos) /*!< 0x00000001 */
  3483. #define I2C_SR1_SB I2C_SR1_SB_Msk /*!<Start Bit (Master mode) */
  3484. #define I2C_SR1_ADDR_Pos (1U)
  3485. #define I2C_SR1_ADDR_Msk (0x1UL << I2C_SR1_ADDR_Pos) /*!< 0x00000002 */
  3486. #define I2C_SR1_ADDR I2C_SR1_ADDR_Msk /*!<Address sent (master mode)/matched (slave mode) */
  3487. #define I2C_SR1_BTF_Pos (2U)
  3488. #define I2C_SR1_BTF_Msk (0x1UL << I2C_SR1_BTF_Pos) /*!< 0x00000004 */
  3489. #define I2C_SR1_BTF I2C_SR1_BTF_Msk /*!<Byte Transfer Finished */
  3490. #define I2C_SR1_ADD10_Pos (3U)
  3491. #define I2C_SR1_ADD10_Msk (0x1UL << I2C_SR1_ADD10_Pos) /*!< 0x00000008 */
  3492. #define I2C_SR1_ADD10 I2C_SR1_ADD10_Msk /*!<10-bit header sent (Master mode) */
  3493. #define I2C_SR1_STOPF_Pos (4U)
  3494. #define I2C_SR1_STOPF_Msk (0x1UL << I2C_SR1_STOPF_Pos) /*!< 0x00000010 */
  3495. #define I2C_SR1_STOPF I2C_SR1_STOPF_Msk /*!<Stop detection (Slave mode) */
  3496. #define I2C_SR1_RXNE_Pos (6U)
  3497. #define I2C_SR1_RXNE_Msk (0x1UL << I2C_SR1_RXNE_Pos) /*!< 0x00000040 */
  3498. #define I2C_SR1_RXNE I2C_SR1_RXNE_Msk /*!<Data Register not Empty (receivers) */
  3499. #define I2C_SR1_TXE_Pos (7U)
  3500. #define I2C_SR1_TXE_Msk (0x1UL << I2C_SR1_TXE_Pos) /*!< 0x00000080 */
  3501. #define I2C_SR1_TXE I2C_SR1_TXE_Msk /*!<Data Register Empty (transmitters) */
  3502. #define I2C_SR1_BERR_Pos (8U)
  3503. #define I2C_SR1_BERR_Msk (0x1UL << I2C_SR1_BERR_Pos) /*!< 0x00000100 */
  3504. #define I2C_SR1_BERR I2C_SR1_BERR_Msk /*!<Bus Error */
  3505. #define I2C_SR1_ARLO_Pos (9U)
  3506. #define I2C_SR1_ARLO_Msk (0x1UL << I2C_SR1_ARLO_Pos) /*!< 0x00000200 */
  3507. #define I2C_SR1_ARLO I2C_SR1_ARLO_Msk /*!<Arbitration Lost (master mode) */
  3508. #define I2C_SR1_AF_Pos (10U)
  3509. #define I2C_SR1_AF_Msk (0x1UL << I2C_SR1_AF_Pos) /*!< 0x00000400 */
  3510. #define I2C_SR1_AF I2C_SR1_AF_Msk /*!<Acknowledge Failure */
  3511. #define I2C_SR1_OVR_Pos (11U)
  3512. #define I2C_SR1_OVR_Msk (0x1UL << I2C_SR1_OVR_Pos) /*!< 0x00000800 */
  3513. #define I2C_SR1_OVR I2C_SR1_OVR_Msk /*!<Overrun/Underrun */
  3514. #define I2C_SR1_PECERR_Pos (12U)
  3515. #define I2C_SR1_PECERR_Msk (0x1UL << I2C_SR1_PECERR_Pos) /*!< 0x00001000 */
  3516. #define I2C_SR1_PECERR I2C_SR1_PECERR_Msk /*!<PEC Error in reception */
  3517. #define I2C_SR1_TIMEOUT_Pos (14U)
  3518. #define I2C_SR1_TIMEOUT_Msk (0x1UL << I2C_SR1_TIMEOUT_Pos) /*!< 0x00004000 */
  3519. #define I2C_SR1_TIMEOUT I2C_SR1_TIMEOUT_Msk /*!<Timeout or Tlow Error */
  3520. #define I2C_SR1_SMBALERT_Pos (15U)
  3521. #define I2C_SR1_SMBALERT_Msk (0x1UL << I2C_SR1_SMBALERT_Pos) /*!< 0x00008000 */
  3522. #define I2C_SR1_SMBALERT I2C_SR1_SMBALERT_Msk /*!<SMBus Alert */
  3523. /******************* Bit definition for I2C_SR2 register ********************/
  3524. #define I2C_SR2_MSL_Pos (0U)
  3525. #define I2C_SR2_MSL_Msk (0x1UL << I2C_SR2_MSL_Pos) /*!< 0x00000001 */
  3526. #define I2C_SR2_MSL I2C_SR2_MSL_Msk /*!<Master/Slave */
  3527. #define I2C_SR2_BUSY_Pos (1U)
  3528. #define I2C_SR2_BUSY_Msk (0x1UL << I2C_SR2_BUSY_Pos) /*!< 0x00000002 */
  3529. #define I2C_SR2_BUSY I2C_SR2_BUSY_Msk /*!<Bus Busy */
  3530. #define I2C_SR2_TRA_Pos (2U)
  3531. #define I2C_SR2_TRA_Msk (0x1UL << I2C_SR2_TRA_Pos) /*!< 0x00000004 */
  3532. #define I2C_SR2_TRA I2C_SR2_TRA_Msk /*!<Transmitter/Receiver */
  3533. #define I2C_SR2_GENCALL_Pos (4U)
  3534. #define I2C_SR2_GENCALL_Msk (0x1UL << I2C_SR2_GENCALL_Pos) /*!< 0x00000010 */
  3535. #define I2C_SR2_GENCALL I2C_SR2_GENCALL_Msk /*!<General Call Address (Slave mode) */
  3536. #define I2C_SR2_SMBDEFAULT_Pos (5U)
  3537. #define I2C_SR2_SMBDEFAULT_Msk (0x1UL << I2C_SR2_SMBDEFAULT_Pos) /*!< 0x00000020 */
  3538. #define I2C_SR2_SMBDEFAULT I2C_SR2_SMBDEFAULT_Msk /*!<SMBus Device Default Address (Slave mode) */
  3539. #define I2C_SR2_SMBHOST_Pos (6U)
  3540. #define I2C_SR2_SMBHOST_Msk (0x1UL << I2C_SR2_SMBHOST_Pos) /*!< 0x00000040 */
  3541. #define I2C_SR2_SMBHOST I2C_SR2_SMBHOST_Msk /*!<SMBus Host Header (Slave mode) */
  3542. #define I2C_SR2_DUALF_Pos (7U)
  3543. #define I2C_SR2_DUALF_Msk (0x1UL << I2C_SR2_DUALF_Pos) /*!< 0x00000080 */
  3544. #define I2C_SR2_DUALF I2C_SR2_DUALF_Msk /*!<Dual Flag (Slave mode) */
  3545. #define I2C_SR2_PEC_Pos (8U)
  3546. #define I2C_SR2_PEC_Msk (0xFFUL << I2C_SR2_PEC_Pos) /*!< 0x0000FF00 */
  3547. #define I2C_SR2_PEC I2C_SR2_PEC_Msk /*!<Packet Error Checking Register */
  3548. /******************* Bit definition for I2C_CCR register ********************/
  3549. #define I2C_CCR_CCR_Pos (0U)
  3550. #define I2C_CCR_CCR_Msk (0xFFFUL << I2C_CCR_CCR_Pos) /*!< 0x00000FFF */
  3551. #define I2C_CCR_CCR I2C_CCR_CCR_Msk /*!<Clock Control Register in Fast/Standard mode (Master mode) */
  3552. #define I2C_CCR_DUTY_Pos (14U)
  3553. #define I2C_CCR_DUTY_Msk (0x1UL << I2C_CCR_DUTY_Pos) /*!< 0x00004000 */
  3554. #define I2C_CCR_DUTY I2C_CCR_DUTY_Msk /*!<Fast Mode Duty Cycle */
  3555. #define I2C_CCR_FS_Pos (15U)
  3556. #define I2C_CCR_FS_Msk (0x1UL << I2C_CCR_FS_Pos) /*!< 0x00008000 */
  3557. #define I2C_CCR_FS I2C_CCR_FS_Msk /*!<I2C Master Mode Selection */
  3558. /****************** Bit definition for I2C_TRISE register *******************/
  3559. #define I2C_TRISE_TRISE_Pos (0U)
  3560. #define I2C_TRISE_TRISE_Msk (0x3FUL << I2C_TRISE_TRISE_Pos) /*!< 0x0000003F */
  3561. #define I2C_TRISE_TRISE I2C_TRISE_TRISE_Msk /*!<Maximum Rise Time in Fast/Standard mode (Master mode) */
  3562. /****************** Bit definition for I2C_FLTR register *******************/
  3563. #define I2C_FLTR_DNF_Pos (0U)
  3564. #define I2C_FLTR_DNF_Msk (0xFUL << I2C_FLTR_DNF_Pos) /*!< 0x0000000F */
  3565. #define I2C_FLTR_DNF I2C_FLTR_DNF_Msk /*!<Digital Noise Filter */
  3566. #define I2C_FLTR_ANOFF_Pos (4U)
  3567. #define I2C_FLTR_ANOFF_Msk (0x1UL << I2C_FLTR_ANOFF_Pos) /*!< 0x00000010 */
  3568. #define I2C_FLTR_ANOFF I2C_FLTR_ANOFF_Msk /*!<Analog Noise Filter OFF */
  3569. /******************************************************************************/
  3570. /* */
  3571. /* Independent WATCHDOG */
  3572. /* */
  3573. /******************************************************************************/
  3574. /******************* Bit definition for IWDG_KR register ********************/
  3575. #define IWDG_KR_KEY_Pos (0U)
  3576. #define IWDG_KR_KEY_Msk (0xFFFFUL << IWDG_KR_KEY_Pos) /*!< 0x0000FFFF */
  3577. #define IWDG_KR_KEY IWDG_KR_KEY_Msk /*!<Key value (write only, read 0000h) */
  3578. /******************* Bit definition for IWDG_PR register ********************/
  3579. #define IWDG_PR_PR_Pos (0U)
  3580. #define IWDG_PR_PR_Msk (0x7UL << IWDG_PR_PR_Pos) /*!< 0x00000007 */
  3581. #define IWDG_PR_PR IWDG_PR_PR_Msk /*!<PR[2:0] (Prescaler divider) */
  3582. #define IWDG_PR_PR_0 (0x1UL << IWDG_PR_PR_Pos) /*!< 0x01 */
  3583. #define IWDG_PR_PR_1 (0x2UL << IWDG_PR_PR_Pos) /*!< 0x02 */
  3584. #define IWDG_PR_PR_2 (0x4UL << IWDG_PR_PR_Pos) /*!< 0x04 */
  3585. /******************* Bit definition for IWDG_RLR register *******************/
  3586. #define IWDG_RLR_RL_Pos (0U)
  3587. #define IWDG_RLR_RL_Msk (0xFFFUL << IWDG_RLR_RL_Pos) /*!< 0x00000FFF */
  3588. #define IWDG_RLR_RL IWDG_RLR_RL_Msk /*!<Watchdog counter reload value */
  3589. /******************* Bit definition for IWDG_SR register ********************/
  3590. #define IWDG_SR_PVU_Pos (0U)
  3591. #define IWDG_SR_PVU_Msk (0x1UL << IWDG_SR_PVU_Pos) /*!< 0x00000001 */
  3592. #define IWDG_SR_PVU IWDG_SR_PVU_Msk /*!<Watchdog prescaler value update */
  3593. #define IWDG_SR_RVU_Pos (1U)
  3594. #define IWDG_SR_RVU_Msk (0x1UL << IWDG_SR_RVU_Pos) /*!< 0x00000002 */
  3595. #define IWDG_SR_RVU IWDG_SR_RVU_Msk /*!<Watchdog counter reload value update */
  3596. /******************************************************************************/
  3597. /* */
  3598. /* Power Control */
  3599. /* */
  3600. /******************************************************************************/
  3601. /******************** Bit definition for PWR_CR register ********************/
  3602. #define PWR_CR_LPDS_Pos (0U)
  3603. #define PWR_CR_LPDS_Msk (0x1UL << PWR_CR_LPDS_Pos) /*!< 0x00000001 */
  3604. #define PWR_CR_LPDS PWR_CR_LPDS_Msk /*!< Low-Power Deepsleep */
  3605. #define PWR_CR_PDDS_Pos (1U)
  3606. #define PWR_CR_PDDS_Msk (0x1UL << PWR_CR_PDDS_Pos) /*!< 0x00000002 */
  3607. #define PWR_CR_PDDS PWR_CR_PDDS_Msk /*!< Power Down Deepsleep */
  3608. #define PWR_CR_CWUF_Pos (2U)
  3609. #define PWR_CR_CWUF_Msk (0x1UL << PWR_CR_CWUF_Pos) /*!< 0x00000004 */
  3610. #define PWR_CR_CWUF PWR_CR_CWUF_Msk /*!< Clear Wakeup Flag */
  3611. #define PWR_CR_CSBF_Pos (3U)
  3612. #define PWR_CR_CSBF_Msk (0x1UL << PWR_CR_CSBF_Pos) /*!< 0x00000008 */
  3613. #define PWR_CR_CSBF PWR_CR_CSBF_Msk /*!< Clear Standby Flag */
  3614. #define PWR_CR_PVDE_Pos (4U)
  3615. #define PWR_CR_PVDE_Msk (0x1UL << PWR_CR_PVDE_Pos) /*!< 0x00000010 */
  3616. #define PWR_CR_PVDE PWR_CR_PVDE_Msk /*!< Power Voltage Detector Enable */
  3617. #define PWR_CR_PLS_Pos (5U)
  3618. #define PWR_CR_PLS_Msk (0x7UL << PWR_CR_PLS_Pos) /*!< 0x000000E0 */
  3619. #define PWR_CR_PLS PWR_CR_PLS_Msk /*!< PLS[2:0] bits (PVD Level Selection) */
  3620. #define PWR_CR_PLS_0 (0x1UL << PWR_CR_PLS_Pos) /*!< 0x00000020 */
  3621. #define PWR_CR_PLS_1 (0x2UL << PWR_CR_PLS_Pos) /*!< 0x00000040 */
  3622. #define PWR_CR_PLS_2 (0x4UL << PWR_CR_PLS_Pos) /*!< 0x00000080 */
  3623. /*!< PVD level configuration */
  3624. #define PWR_CR_PLS_LEV0 0x00000000U /*!< PVD level 0 */
  3625. #define PWR_CR_PLS_LEV1 0x00000020U /*!< PVD level 1 */
  3626. #define PWR_CR_PLS_LEV2 0x00000040U /*!< PVD level 2 */
  3627. #define PWR_CR_PLS_LEV3 0x00000060U /*!< PVD level 3 */
  3628. #define PWR_CR_PLS_LEV4 0x00000080U /*!< PVD level 4 */
  3629. #define PWR_CR_PLS_LEV5 0x000000A0U /*!< PVD level 5 */
  3630. #define PWR_CR_PLS_LEV6 0x000000C0U /*!< PVD level 6 */
  3631. #define PWR_CR_PLS_LEV7 0x000000E0U /*!< PVD level 7 */
  3632. #define PWR_CR_DBP_Pos (8U)
  3633. #define PWR_CR_DBP_Msk (0x1UL << PWR_CR_DBP_Pos) /*!< 0x00000100 */
  3634. #define PWR_CR_DBP PWR_CR_DBP_Msk /*!< Disable Backup Domain write protection */
  3635. #define PWR_CR_FPDS_Pos (9U)
  3636. #define PWR_CR_FPDS_Msk (0x1UL << PWR_CR_FPDS_Pos) /*!< 0x00000200 */
  3637. #define PWR_CR_FPDS PWR_CR_FPDS_Msk /*!< Flash power down in Stop mode */
  3638. #define PWR_CR_LPLVDS_Pos (10U)
  3639. #define PWR_CR_LPLVDS_Msk (0x1UL << PWR_CR_LPLVDS_Pos) /*!< 0x00000400 */
  3640. #define PWR_CR_LPLVDS PWR_CR_LPLVDS_Msk /*!< Low Power Regulator Low Voltage in Deep Sleep mode */
  3641. #define PWR_CR_MRLVDS_Pos (11U)
  3642. #define PWR_CR_MRLVDS_Msk (0x1UL << PWR_CR_MRLVDS_Pos) /*!< 0x00000800 */
  3643. #define PWR_CR_MRLVDS PWR_CR_MRLVDS_Msk /*!< Main Regulator Low Voltage in Deep Sleep mode */
  3644. #define PWR_CR_ADCDC1_Pos (13U)
  3645. #define PWR_CR_ADCDC1_Msk (0x1UL << PWR_CR_ADCDC1_Pos) /*!< 0x00002000 */
  3646. #define PWR_CR_ADCDC1 PWR_CR_ADCDC1_Msk /*!< Refer to AN4073 on how to use this bit */
  3647. #define PWR_CR_VOS_Pos (14U)
  3648. #define PWR_CR_VOS_Msk (0x3UL << PWR_CR_VOS_Pos) /*!< 0x0000C000 */
  3649. #define PWR_CR_VOS PWR_CR_VOS_Msk /*!< VOS[1:0] bits (Regulator voltage scaling output selection) */
  3650. #define PWR_CR_VOS_0 0x00004000U /*!< Bit 0 */
  3651. #define PWR_CR_VOS_1 0x00008000U /*!< Bit 1 */
  3652. /* Legacy define */
  3653. #define PWR_CR_PMODE PWR_CR_VOS
  3654. /******************* Bit definition for PWR_CSR register ********************/
  3655. #define PWR_CSR_WUF_Pos (0U)
  3656. #define PWR_CSR_WUF_Msk (0x1UL << PWR_CSR_WUF_Pos) /*!< 0x00000001 */
  3657. #define PWR_CSR_WUF PWR_CSR_WUF_Msk /*!< Wakeup Flag */
  3658. #define PWR_CSR_SBF_Pos (1U)
  3659. #define PWR_CSR_SBF_Msk (0x1UL << PWR_CSR_SBF_Pos) /*!< 0x00000002 */
  3660. #define PWR_CSR_SBF PWR_CSR_SBF_Msk /*!< Standby Flag */
  3661. #define PWR_CSR_PVDO_Pos (2U)
  3662. #define PWR_CSR_PVDO_Msk (0x1UL << PWR_CSR_PVDO_Pos) /*!< 0x00000004 */
  3663. #define PWR_CSR_PVDO PWR_CSR_PVDO_Msk /*!< PVD Output */
  3664. #define PWR_CSR_BRR_Pos (3U)
  3665. #define PWR_CSR_BRR_Msk (0x1UL << PWR_CSR_BRR_Pos) /*!< 0x00000008 */
  3666. #define PWR_CSR_BRR PWR_CSR_BRR_Msk /*!< Backup regulator ready */
  3667. #define PWR_CSR_EWUP_Pos (8U)
  3668. #define PWR_CSR_EWUP_Msk (0x1UL << PWR_CSR_EWUP_Pos) /*!< 0x00000100 */
  3669. #define PWR_CSR_EWUP PWR_CSR_EWUP_Msk /*!< Enable WKUP pin */
  3670. #define PWR_CSR_BRE_Pos (9U)
  3671. #define PWR_CSR_BRE_Msk (0x1UL << PWR_CSR_BRE_Pos) /*!< 0x00000200 */
  3672. #define PWR_CSR_BRE PWR_CSR_BRE_Msk /*!< Backup regulator enable */
  3673. #define PWR_CSR_VOSRDY_Pos (14U)
  3674. #define PWR_CSR_VOSRDY_Msk (0x1UL << PWR_CSR_VOSRDY_Pos) /*!< 0x00004000 */
  3675. #define PWR_CSR_VOSRDY PWR_CSR_VOSRDY_Msk /*!< Regulator voltage scaling output selection ready */
  3676. /* Legacy define */
  3677. #define PWR_CSR_REGRDY PWR_CSR_VOSRDY
  3678. /******************************************************************************/
  3679. /* */
  3680. /* Reset and Clock Control */
  3681. /* */
  3682. /******************************************************************************/
  3683. /******************** Bit definition for RCC_CR register ********************/
  3684. #define RCC_CR_HSION_Pos (0U)
  3685. #define RCC_CR_HSION_Msk (0x1UL << RCC_CR_HSION_Pos) /*!< 0x00000001 */
  3686. #define RCC_CR_HSION RCC_CR_HSION_Msk
  3687. #define RCC_CR_HSIRDY_Pos (1U)
  3688. #define RCC_CR_HSIRDY_Msk (0x1UL << RCC_CR_HSIRDY_Pos) /*!< 0x00000002 */
  3689. #define RCC_CR_HSIRDY RCC_CR_HSIRDY_Msk
  3690. #define RCC_CR_HSITRIM_Pos (3U)
  3691. #define RCC_CR_HSITRIM_Msk (0x1FUL << RCC_CR_HSITRIM_Pos) /*!< 0x000000F8 */
  3692. #define RCC_CR_HSITRIM RCC_CR_HSITRIM_Msk
  3693. #define RCC_CR_HSITRIM_0 (0x01UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000008 */
  3694. #define RCC_CR_HSITRIM_1 (0x02UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000010 */
  3695. #define RCC_CR_HSITRIM_2 (0x04UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000020 */
  3696. #define RCC_CR_HSITRIM_3 (0x08UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000040 */
  3697. #define RCC_CR_HSITRIM_4 (0x10UL << RCC_CR_HSITRIM_Pos) /*!< 0x00000080 */
  3698. #define RCC_CR_HSICAL_Pos (8U)
  3699. #define RCC_CR_HSICAL_Msk (0xFFUL << RCC_CR_HSICAL_Pos) /*!< 0x0000FF00 */
  3700. #define RCC_CR_HSICAL RCC_CR_HSICAL_Msk
  3701. #define RCC_CR_HSICAL_0 (0x01UL << RCC_CR_HSICAL_Pos) /*!< 0x00000100 */
  3702. #define RCC_CR_HSICAL_1 (0x02UL << RCC_CR_HSICAL_Pos) /*!< 0x00000200 */
  3703. #define RCC_CR_HSICAL_2 (0x04UL << RCC_CR_HSICAL_Pos) /*!< 0x00000400 */
  3704. #define RCC_CR_HSICAL_3 (0x08UL << RCC_CR_HSICAL_Pos) /*!< 0x00000800 */
  3705. #define RCC_CR_HSICAL_4 (0x10UL << RCC_CR_HSICAL_Pos) /*!< 0x00001000 */
  3706. #define RCC_CR_HSICAL_5 (0x20UL << RCC_CR_HSICAL_Pos) /*!< 0x00002000 */
  3707. #define RCC_CR_HSICAL_6 (0x40UL << RCC_CR_HSICAL_Pos) /*!< 0x00004000 */
  3708. #define RCC_CR_HSICAL_7 (0x80UL << RCC_CR_HSICAL_Pos) /*!< 0x00008000 */
  3709. #define RCC_CR_HSEON_Pos (16U)
  3710. #define RCC_CR_HSEON_Msk (0x1UL << RCC_CR_HSEON_Pos) /*!< 0x00010000 */
  3711. #define RCC_CR_HSEON RCC_CR_HSEON_Msk
  3712. #define RCC_CR_HSERDY_Pos (17U)
  3713. #define RCC_CR_HSERDY_Msk (0x1UL << RCC_CR_HSERDY_Pos) /*!< 0x00020000 */
  3714. #define RCC_CR_HSERDY RCC_CR_HSERDY_Msk
  3715. #define RCC_CR_HSEBYP_Pos (18U)
  3716. #define RCC_CR_HSEBYP_Msk (0x1UL << RCC_CR_HSEBYP_Pos) /*!< 0x00040000 */
  3717. #define RCC_CR_HSEBYP RCC_CR_HSEBYP_Msk
  3718. #define RCC_CR_CSSON_Pos (19U)
  3719. #define RCC_CR_CSSON_Msk (0x1UL << RCC_CR_CSSON_Pos) /*!< 0x00080000 */
  3720. #define RCC_CR_CSSON RCC_CR_CSSON_Msk
  3721. #define RCC_CR_PLLON_Pos (24U)
  3722. #define RCC_CR_PLLON_Msk (0x1UL << RCC_CR_PLLON_Pos) /*!< 0x01000000 */
  3723. #define RCC_CR_PLLON RCC_CR_PLLON_Msk
  3724. #define RCC_CR_PLLRDY_Pos (25U)
  3725. #define RCC_CR_PLLRDY_Msk (0x1UL << RCC_CR_PLLRDY_Pos) /*!< 0x02000000 */
  3726. #define RCC_CR_PLLRDY RCC_CR_PLLRDY_Msk
  3727. /*
  3728. * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie)
  3729. */
  3730. #define RCC_PLLI2S_SUPPORT /*!< Support PLLI2S oscillator */
  3731. #define RCC_CR_PLLI2SON_Pos (26U)
  3732. #define RCC_CR_PLLI2SON_Msk (0x1UL << RCC_CR_PLLI2SON_Pos) /*!< 0x04000000 */
  3733. #define RCC_CR_PLLI2SON RCC_CR_PLLI2SON_Msk
  3734. #define RCC_CR_PLLI2SRDY_Pos (27U)
  3735. #define RCC_CR_PLLI2SRDY_Msk (0x1UL << RCC_CR_PLLI2SRDY_Pos) /*!< 0x08000000 */
  3736. #define RCC_CR_PLLI2SRDY RCC_CR_PLLI2SRDY_Msk
  3737. /******************** Bit definition for RCC_PLLCFGR register ***************/
  3738. #define RCC_PLLCFGR_PLLM_Pos (0U)
  3739. #define RCC_PLLCFGR_PLLM_Msk (0x3FUL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x0000003F */
  3740. #define RCC_PLLCFGR_PLLM RCC_PLLCFGR_PLLM_Msk
  3741. #define RCC_PLLCFGR_PLLM_0 (0x01UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000001 */
  3742. #define RCC_PLLCFGR_PLLM_1 (0x02UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000002 */
  3743. #define RCC_PLLCFGR_PLLM_2 (0x04UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000004 */
  3744. #define RCC_PLLCFGR_PLLM_3 (0x08UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000008 */
  3745. #define RCC_PLLCFGR_PLLM_4 (0x10UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000010 */
  3746. #define RCC_PLLCFGR_PLLM_5 (0x20UL << RCC_PLLCFGR_PLLM_Pos) /*!< 0x00000020 */
  3747. #define RCC_PLLCFGR_PLLN_Pos (6U)
  3748. #define RCC_PLLCFGR_PLLN_Msk (0x1FFUL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00007FC0 */
  3749. #define RCC_PLLCFGR_PLLN RCC_PLLCFGR_PLLN_Msk
  3750. #define RCC_PLLCFGR_PLLN_0 (0x001UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000040 */
  3751. #define RCC_PLLCFGR_PLLN_1 (0x002UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000080 */
  3752. #define RCC_PLLCFGR_PLLN_2 (0x004UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000100 */
  3753. #define RCC_PLLCFGR_PLLN_3 (0x008UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000200 */
  3754. #define RCC_PLLCFGR_PLLN_4 (0x010UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000400 */
  3755. #define RCC_PLLCFGR_PLLN_5 (0x020UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00000800 */
  3756. #define RCC_PLLCFGR_PLLN_6 (0x040UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00001000 */
  3757. #define RCC_PLLCFGR_PLLN_7 (0x080UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00002000 */
  3758. #define RCC_PLLCFGR_PLLN_8 (0x100UL << RCC_PLLCFGR_PLLN_Pos) /*!< 0x00004000 */
  3759. #define RCC_PLLCFGR_PLLP_Pos (16U)
  3760. #define RCC_PLLCFGR_PLLP_Msk (0x3UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00030000 */
  3761. #define RCC_PLLCFGR_PLLP RCC_PLLCFGR_PLLP_Msk
  3762. #define RCC_PLLCFGR_PLLP_0 (0x1UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00010000 */
  3763. #define RCC_PLLCFGR_PLLP_1 (0x2UL << RCC_PLLCFGR_PLLP_Pos) /*!< 0x00020000 */
  3764. #define RCC_PLLCFGR_PLLSRC_Pos (22U)
  3765. #define RCC_PLLCFGR_PLLSRC_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_Pos) /*!< 0x00400000 */
  3766. #define RCC_PLLCFGR_PLLSRC RCC_PLLCFGR_PLLSRC_Msk
  3767. #define RCC_PLLCFGR_PLLSRC_HSE_Pos (22U)
  3768. #define RCC_PLLCFGR_PLLSRC_HSE_Msk (0x1UL << RCC_PLLCFGR_PLLSRC_HSE_Pos) /*!< 0x00400000 */
  3769. #define RCC_PLLCFGR_PLLSRC_HSE RCC_PLLCFGR_PLLSRC_HSE_Msk
  3770. #define RCC_PLLCFGR_PLLSRC_HSI 0x00000000U
  3771. #define RCC_PLLCFGR_PLLQ_Pos (24U)
  3772. #define RCC_PLLCFGR_PLLQ_Msk (0xFUL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x0F000000 */
  3773. #define RCC_PLLCFGR_PLLQ RCC_PLLCFGR_PLLQ_Msk
  3774. #define RCC_PLLCFGR_PLLQ_0 (0x1UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x01000000 */
  3775. #define RCC_PLLCFGR_PLLQ_1 (0x2UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x02000000 */
  3776. #define RCC_PLLCFGR_PLLQ_2 (0x4UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x04000000 */
  3777. #define RCC_PLLCFGR_PLLQ_3 (0x8UL << RCC_PLLCFGR_PLLQ_Pos) /*!< 0x08000000 */
  3778. /******************** Bit definition for RCC_CFGR register ******************/
  3779. /*!< SW configuration */
  3780. #define RCC_CFGR_SW_Pos (0U)
  3781. #define RCC_CFGR_SW_Msk (0x3UL << RCC_CFGR_SW_Pos) /*!< 0x00000003 */
  3782. #define RCC_CFGR_SW RCC_CFGR_SW_Msk /*!< SW[1:0] bits (System clock Switch) */
  3783. #define RCC_CFGR_SW_0 (0x1UL << RCC_CFGR_SW_Pos) /*!< 0x00000001 */
  3784. #define RCC_CFGR_SW_1 (0x2UL << RCC_CFGR_SW_Pos) /*!< 0x00000002 */
  3785. #define RCC_CFGR_SW_HSI 0x00000000U /*!< HSI selected as system clock */
  3786. #define RCC_CFGR_SW_HSE 0x00000001U /*!< HSE selected as system clock */
  3787. #define RCC_CFGR_SW_PLL 0x00000002U /*!< PLL selected as system clock */
  3788. /*!< SWS configuration */
  3789. #define RCC_CFGR_SWS_Pos (2U)
  3790. #define RCC_CFGR_SWS_Msk (0x3UL << RCC_CFGR_SWS_Pos) /*!< 0x0000000C */
  3791. #define RCC_CFGR_SWS RCC_CFGR_SWS_Msk /*!< SWS[1:0] bits (System Clock Switch Status) */
  3792. #define RCC_CFGR_SWS_0 (0x1UL << RCC_CFGR_SWS_Pos) /*!< 0x00000004 */
  3793. #define RCC_CFGR_SWS_1 (0x2UL << RCC_CFGR_SWS_Pos) /*!< 0x00000008 */
  3794. #define RCC_CFGR_SWS_HSI 0x00000000U /*!< HSI oscillator used as system clock */
  3795. #define RCC_CFGR_SWS_HSE 0x00000004U /*!< HSE oscillator used as system clock */
  3796. #define RCC_CFGR_SWS_PLL 0x00000008U /*!< PLL used as system clock */
  3797. /*!< HPRE configuration */
  3798. #define RCC_CFGR_HPRE_Pos (4U)
  3799. #define RCC_CFGR_HPRE_Msk (0xFUL << RCC_CFGR_HPRE_Pos) /*!< 0x000000F0 */
  3800. #define RCC_CFGR_HPRE RCC_CFGR_HPRE_Msk /*!< HPRE[3:0] bits (AHB prescaler) */
  3801. #define RCC_CFGR_HPRE_0 (0x1UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000010 */
  3802. #define RCC_CFGR_HPRE_1 (0x2UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000020 */
  3803. #define RCC_CFGR_HPRE_2 (0x4UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000040 */
  3804. #define RCC_CFGR_HPRE_3 (0x8UL << RCC_CFGR_HPRE_Pos) /*!< 0x00000080 */
  3805. #define RCC_CFGR_HPRE_DIV1 0x00000000U /*!< SYSCLK not divided */
  3806. #define RCC_CFGR_HPRE_DIV2 0x00000080U /*!< SYSCLK divided by 2 */
  3807. #define RCC_CFGR_HPRE_DIV4 0x00000090U /*!< SYSCLK divided by 4 */
  3808. #define RCC_CFGR_HPRE_DIV8 0x000000A0U /*!< SYSCLK divided by 8 */
  3809. #define RCC_CFGR_HPRE_DIV16 0x000000B0U /*!< SYSCLK divided by 16 */
  3810. #define RCC_CFGR_HPRE_DIV64 0x000000C0U /*!< SYSCLK divided by 64 */
  3811. #define RCC_CFGR_HPRE_DIV128 0x000000D0U /*!< SYSCLK divided by 128 */
  3812. #define RCC_CFGR_HPRE_DIV256 0x000000E0U /*!< SYSCLK divided by 256 */
  3813. #define RCC_CFGR_HPRE_DIV512 0x000000F0U /*!< SYSCLK divided by 512 */
  3814. /*!< PPRE1 configuration */
  3815. #define RCC_CFGR_PPRE1_Pos (10U)
  3816. #define RCC_CFGR_PPRE1_Msk (0x7UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00001C00 */
  3817. #define RCC_CFGR_PPRE1 RCC_CFGR_PPRE1_Msk /*!< PRE1[2:0] bits (APB1 prescaler) */
  3818. #define RCC_CFGR_PPRE1_0 (0x1UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000400 */
  3819. #define RCC_CFGR_PPRE1_1 (0x2UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00000800 */
  3820. #define RCC_CFGR_PPRE1_2 (0x4UL << RCC_CFGR_PPRE1_Pos) /*!< 0x00001000 */
  3821. #define RCC_CFGR_PPRE1_DIV1 0x00000000U /*!< HCLK not divided */
  3822. #define RCC_CFGR_PPRE1_DIV2 0x00001000U /*!< HCLK divided by 2 */
  3823. #define RCC_CFGR_PPRE1_DIV4 0x00001400U /*!< HCLK divided by 4 */
  3824. #define RCC_CFGR_PPRE1_DIV8 0x00001800U /*!< HCLK divided by 8 */
  3825. #define RCC_CFGR_PPRE1_DIV16 0x00001C00U /*!< HCLK divided by 16 */
  3826. /*!< PPRE2 configuration */
  3827. #define RCC_CFGR_PPRE2_Pos (13U)
  3828. #define RCC_CFGR_PPRE2_Msk (0x7UL << RCC_CFGR_PPRE2_Pos) /*!< 0x0000E000 */
  3829. #define RCC_CFGR_PPRE2 RCC_CFGR_PPRE2_Msk /*!< PRE2[2:0] bits (APB2 prescaler) */
  3830. #define RCC_CFGR_PPRE2_0 (0x1UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00002000 */
  3831. #define RCC_CFGR_PPRE2_1 (0x2UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00004000 */
  3832. #define RCC_CFGR_PPRE2_2 (0x4UL << RCC_CFGR_PPRE2_Pos) /*!< 0x00008000 */
  3833. #define RCC_CFGR_PPRE2_DIV1 0x00000000U /*!< HCLK not divided */
  3834. #define RCC_CFGR_PPRE2_DIV2 0x00008000U /*!< HCLK divided by 2 */
  3835. #define RCC_CFGR_PPRE2_DIV4 0x0000A000U /*!< HCLK divided by 4 */
  3836. #define RCC_CFGR_PPRE2_DIV8 0x0000C000U /*!< HCLK divided by 8 */
  3837. #define RCC_CFGR_PPRE2_DIV16 0x0000E000U /*!< HCLK divided by 16 */
  3838. /*!< RTCPRE configuration */
  3839. #define RCC_CFGR_RTCPRE_Pos (16U)
  3840. #define RCC_CFGR_RTCPRE_Msk (0x1FUL << RCC_CFGR_RTCPRE_Pos) /*!< 0x001F0000 */
  3841. #define RCC_CFGR_RTCPRE RCC_CFGR_RTCPRE_Msk
  3842. #define RCC_CFGR_RTCPRE_0 (0x01UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00010000 */
  3843. #define RCC_CFGR_RTCPRE_1 (0x02UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00020000 */
  3844. #define RCC_CFGR_RTCPRE_2 (0x04UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00040000 */
  3845. #define RCC_CFGR_RTCPRE_3 (0x08UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00080000 */
  3846. #define RCC_CFGR_RTCPRE_4 (0x10UL << RCC_CFGR_RTCPRE_Pos) /*!< 0x00100000 */
  3847. /*!< MCO1 configuration */
  3848. #define RCC_CFGR_MCO1_Pos (21U)
  3849. #define RCC_CFGR_MCO1_Msk (0x3UL << RCC_CFGR_MCO1_Pos) /*!< 0x00600000 */
  3850. #define RCC_CFGR_MCO1 RCC_CFGR_MCO1_Msk
  3851. #define RCC_CFGR_MCO1_0 (0x1UL << RCC_CFGR_MCO1_Pos) /*!< 0x00200000 */
  3852. #define RCC_CFGR_MCO1_1 (0x2UL << RCC_CFGR_MCO1_Pos) /*!< 0x00400000 */
  3853. #define RCC_CFGR_I2SSRC_Pos (23U)
  3854. #define RCC_CFGR_I2SSRC_Msk (0x1UL << RCC_CFGR_I2SSRC_Pos) /*!< 0x00800000 */
  3855. #define RCC_CFGR_I2SSRC RCC_CFGR_I2SSRC_Msk
  3856. #define RCC_CFGR_MCO1PRE_Pos (24U)
  3857. #define RCC_CFGR_MCO1PRE_Msk (0x7UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x07000000 */
  3858. #define RCC_CFGR_MCO1PRE RCC_CFGR_MCO1PRE_Msk
  3859. #define RCC_CFGR_MCO1PRE_0 (0x1UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x01000000 */
  3860. #define RCC_CFGR_MCO1PRE_1 (0x2UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x02000000 */
  3861. #define RCC_CFGR_MCO1PRE_2 (0x4UL << RCC_CFGR_MCO1PRE_Pos) /*!< 0x04000000 */
  3862. #define RCC_CFGR_MCO2PRE_Pos (27U)
  3863. #define RCC_CFGR_MCO2PRE_Msk (0x7UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x38000000 */
  3864. #define RCC_CFGR_MCO2PRE RCC_CFGR_MCO2PRE_Msk
  3865. #define RCC_CFGR_MCO2PRE_0 (0x1UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x08000000 */
  3866. #define RCC_CFGR_MCO2PRE_1 (0x2UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x10000000 */
  3867. #define RCC_CFGR_MCO2PRE_2 (0x4UL << RCC_CFGR_MCO2PRE_Pos) /*!< 0x20000000 */
  3868. #define RCC_CFGR_MCO2_Pos (30U)
  3869. #define RCC_CFGR_MCO2_Msk (0x3UL << RCC_CFGR_MCO2_Pos) /*!< 0xC0000000 */
  3870. #define RCC_CFGR_MCO2 RCC_CFGR_MCO2_Msk
  3871. #define RCC_CFGR_MCO2_0 (0x1UL << RCC_CFGR_MCO2_Pos) /*!< 0x40000000 */
  3872. #define RCC_CFGR_MCO2_1 (0x2UL << RCC_CFGR_MCO2_Pos) /*!< 0x80000000 */
  3873. /******************** Bit definition for RCC_CIR register *******************/
  3874. #define RCC_CIR_LSIRDYF_Pos (0U)
  3875. #define RCC_CIR_LSIRDYF_Msk (0x1UL << RCC_CIR_LSIRDYF_Pos) /*!< 0x00000001 */
  3876. #define RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF_Msk
  3877. #define RCC_CIR_LSERDYF_Pos (1U)
  3878. #define RCC_CIR_LSERDYF_Msk (0x1UL << RCC_CIR_LSERDYF_Pos) /*!< 0x00000002 */
  3879. #define RCC_CIR_LSERDYF RCC_CIR_LSERDYF_Msk
  3880. #define RCC_CIR_HSIRDYF_Pos (2U)
  3881. #define RCC_CIR_HSIRDYF_Msk (0x1UL << RCC_CIR_HSIRDYF_Pos) /*!< 0x00000004 */
  3882. #define RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF_Msk
  3883. #define RCC_CIR_HSERDYF_Pos (3U)
  3884. #define RCC_CIR_HSERDYF_Msk (0x1UL << RCC_CIR_HSERDYF_Pos) /*!< 0x00000008 */
  3885. #define RCC_CIR_HSERDYF RCC_CIR_HSERDYF_Msk
  3886. #define RCC_CIR_PLLRDYF_Pos (4U)
  3887. #define RCC_CIR_PLLRDYF_Msk (0x1UL << RCC_CIR_PLLRDYF_Pos) /*!< 0x00000010 */
  3888. #define RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF_Msk
  3889. #define RCC_CIR_PLLI2SRDYF_Pos (5U)
  3890. #define RCC_CIR_PLLI2SRDYF_Msk (0x1UL << RCC_CIR_PLLI2SRDYF_Pos) /*!< 0x00000020 */
  3891. #define RCC_CIR_PLLI2SRDYF RCC_CIR_PLLI2SRDYF_Msk
  3892. #define RCC_CIR_CSSF_Pos (7U)
  3893. #define RCC_CIR_CSSF_Msk (0x1UL << RCC_CIR_CSSF_Pos) /*!< 0x00000080 */
  3894. #define RCC_CIR_CSSF RCC_CIR_CSSF_Msk
  3895. #define RCC_CIR_LSIRDYIE_Pos (8U)
  3896. #define RCC_CIR_LSIRDYIE_Msk (0x1UL << RCC_CIR_LSIRDYIE_Pos) /*!< 0x00000100 */
  3897. #define RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE_Msk
  3898. #define RCC_CIR_LSERDYIE_Pos (9U)
  3899. #define RCC_CIR_LSERDYIE_Msk (0x1UL << RCC_CIR_LSERDYIE_Pos) /*!< 0x00000200 */
  3900. #define RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE_Msk
  3901. #define RCC_CIR_HSIRDYIE_Pos (10U)
  3902. #define RCC_CIR_HSIRDYIE_Msk (0x1UL << RCC_CIR_HSIRDYIE_Pos) /*!< 0x00000400 */
  3903. #define RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE_Msk
  3904. #define RCC_CIR_HSERDYIE_Pos (11U)
  3905. #define RCC_CIR_HSERDYIE_Msk (0x1UL << RCC_CIR_HSERDYIE_Pos) /*!< 0x00000800 */
  3906. #define RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE_Msk
  3907. #define RCC_CIR_PLLRDYIE_Pos (12U)
  3908. #define RCC_CIR_PLLRDYIE_Msk (0x1UL << RCC_CIR_PLLRDYIE_Pos) /*!< 0x00001000 */
  3909. #define RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE_Msk
  3910. #define RCC_CIR_PLLI2SRDYIE_Pos (13U)
  3911. #define RCC_CIR_PLLI2SRDYIE_Msk (0x1UL << RCC_CIR_PLLI2SRDYIE_Pos) /*!< 0x00002000 */
  3912. #define RCC_CIR_PLLI2SRDYIE RCC_CIR_PLLI2SRDYIE_Msk
  3913. #define RCC_CIR_LSIRDYC_Pos (16U)
  3914. #define RCC_CIR_LSIRDYC_Msk (0x1UL << RCC_CIR_LSIRDYC_Pos) /*!< 0x00010000 */
  3915. #define RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC_Msk
  3916. #define RCC_CIR_LSERDYC_Pos (17U)
  3917. #define RCC_CIR_LSERDYC_Msk (0x1UL << RCC_CIR_LSERDYC_Pos) /*!< 0x00020000 */
  3918. #define RCC_CIR_LSERDYC RCC_CIR_LSERDYC_Msk
  3919. #define RCC_CIR_HSIRDYC_Pos (18U)
  3920. #define RCC_CIR_HSIRDYC_Msk (0x1UL << RCC_CIR_HSIRDYC_Pos) /*!< 0x00040000 */
  3921. #define RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC_Msk
  3922. #define RCC_CIR_HSERDYC_Pos (19U)
  3923. #define RCC_CIR_HSERDYC_Msk (0x1UL << RCC_CIR_HSERDYC_Pos) /*!< 0x00080000 */
  3924. #define RCC_CIR_HSERDYC RCC_CIR_HSERDYC_Msk
  3925. #define RCC_CIR_PLLRDYC_Pos (20U)
  3926. #define RCC_CIR_PLLRDYC_Msk (0x1UL << RCC_CIR_PLLRDYC_Pos) /*!< 0x00100000 */
  3927. #define RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC_Msk
  3928. #define RCC_CIR_PLLI2SRDYC_Pos (21U)
  3929. #define RCC_CIR_PLLI2SRDYC_Msk (0x1UL << RCC_CIR_PLLI2SRDYC_Pos) /*!< 0x00200000 */
  3930. #define RCC_CIR_PLLI2SRDYC RCC_CIR_PLLI2SRDYC_Msk
  3931. #define RCC_CIR_CSSC_Pos (23U)
  3932. #define RCC_CIR_CSSC_Msk (0x1UL << RCC_CIR_CSSC_Pos) /*!< 0x00800000 */
  3933. #define RCC_CIR_CSSC RCC_CIR_CSSC_Msk
  3934. /******************** Bit definition for RCC_AHB1RSTR register **************/
  3935. #define RCC_AHB1RSTR_GPIOARST_Pos (0U)
  3936. #define RCC_AHB1RSTR_GPIOARST_Msk (0x1UL << RCC_AHB1RSTR_GPIOARST_Pos) /*!< 0x00000001 */
  3937. #define RCC_AHB1RSTR_GPIOARST RCC_AHB1RSTR_GPIOARST_Msk
  3938. #define RCC_AHB1RSTR_GPIOBRST_Pos (1U)
  3939. #define RCC_AHB1RSTR_GPIOBRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOBRST_Pos) /*!< 0x00000002 */
  3940. #define RCC_AHB1RSTR_GPIOBRST RCC_AHB1RSTR_GPIOBRST_Msk
  3941. #define RCC_AHB1RSTR_GPIOCRST_Pos (2U)
  3942. #define RCC_AHB1RSTR_GPIOCRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOCRST_Pos) /*!< 0x00000004 */
  3943. #define RCC_AHB1RSTR_GPIOCRST RCC_AHB1RSTR_GPIOCRST_Msk
  3944. #define RCC_AHB1RSTR_GPIODRST_Pos (3U)
  3945. #define RCC_AHB1RSTR_GPIODRST_Msk (0x1UL << RCC_AHB1RSTR_GPIODRST_Pos) /*!< 0x00000008 */
  3946. #define RCC_AHB1RSTR_GPIODRST RCC_AHB1RSTR_GPIODRST_Msk
  3947. #define RCC_AHB1RSTR_GPIOERST_Pos (4U)
  3948. #define RCC_AHB1RSTR_GPIOERST_Msk (0x1UL << RCC_AHB1RSTR_GPIOERST_Pos) /*!< 0x00000010 */
  3949. #define RCC_AHB1RSTR_GPIOERST RCC_AHB1RSTR_GPIOERST_Msk
  3950. #define RCC_AHB1RSTR_GPIOHRST_Pos (7U)
  3951. #define RCC_AHB1RSTR_GPIOHRST_Msk (0x1UL << RCC_AHB1RSTR_GPIOHRST_Pos) /*!< 0x00000080 */
  3952. #define RCC_AHB1RSTR_GPIOHRST RCC_AHB1RSTR_GPIOHRST_Msk
  3953. #define RCC_AHB1RSTR_CRCRST_Pos (12U)
  3954. #define RCC_AHB1RSTR_CRCRST_Msk (0x1UL << RCC_AHB1RSTR_CRCRST_Pos) /*!< 0x00001000 */
  3955. #define RCC_AHB1RSTR_CRCRST RCC_AHB1RSTR_CRCRST_Msk
  3956. #define RCC_AHB1RSTR_DMA1RST_Pos (21U)
  3957. #define RCC_AHB1RSTR_DMA1RST_Msk (0x1UL << RCC_AHB1RSTR_DMA1RST_Pos) /*!< 0x00200000 */
  3958. #define RCC_AHB1RSTR_DMA1RST RCC_AHB1RSTR_DMA1RST_Msk
  3959. #define RCC_AHB1RSTR_DMA2RST_Pos (22U)
  3960. #define RCC_AHB1RSTR_DMA2RST_Msk (0x1UL << RCC_AHB1RSTR_DMA2RST_Pos) /*!< 0x00400000 */
  3961. #define RCC_AHB1RSTR_DMA2RST RCC_AHB1RSTR_DMA2RST_Msk
  3962. /******************** Bit definition for RCC_AHB2RSTR register **************/
  3963. #define RCC_AHB2RSTR_OTGFSRST_Pos (7U)
  3964. #define RCC_AHB2RSTR_OTGFSRST_Msk (0x1UL << RCC_AHB2RSTR_OTGFSRST_Pos) /*!< 0x00000080 */
  3965. #define RCC_AHB2RSTR_OTGFSRST RCC_AHB2RSTR_OTGFSRST_Msk
  3966. /******************** Bit definition for RCC_AHB3RSTR register **************/
  3967. /******************** Bit definition for RCC_APB1RSTR register **************/
  3968. #define RCC_APB1RSTR_TIM2RST_Pos (0U)
  3969. #define RCC_APB1RSTR_TIM2RST_Msk (0x1UL << RCC_APB1RSTR_TIM2RST_Pos) /*!< 0x00000001 */
  3970. #define RCC_APB1RSTR_TIM2RST RCC_APB1RSTR_TIM2RST_Msk
  3971. #define RCC_APB1RSTR_TIM3RST_Pos (1U)
  3972. #define RCC_APB1RSTR_TIM3RST_Msk (0x1UL << RCC_APB1RSTR_TIM3RST_Pos) /*!< 0x00000002 */
  3973. #define RCC_APB1RSTR_TIM3RST RCC_APB1RSTR_TIM3RST_Msk
  3974. #define RCC_APB1RSTR_TIM4RST_Pos (2U)
  3975. #define RCC_APB1RSTR_TIM4RST_Msk (0x1UL << RCC_APB1RSTR_TIM4RST_Pos) /*!< 0x00000004 */
  3976. #define RCC_APB1RSTR_TIM4RST RCC_APB1RSTR_TIM4RST_Msk
  3977. #define RCC_APB1RSTR_TIM5RST_Pos (3U)
  3978. #define RCC_APB1RSTR_TIM5RST_Msk (0x1UL << RCC_APB1RSTR_TIM5RST_Pos) /*!< 0x00000008 */
  3979. #define RCC_APB1RSTR_TIM5RST RCC_APB1RSTR_TIM5RST_Msk
  3980. #define RCC_APB1RSTR_WWDGRST_Pos (11U)
  3981. #define RCC_APB1RSTR_WWDGRST_Msk (0x1UL << RCC_APB1RSTR_WWDGRST_Pos) /*!< 0x00000800 */
  3982. #define RCC_APB1RSTR_WWDGRST RCC_APB1RSTR_WWDGRST_Msk
  3983. #define RCC_APB1RSTR_SPI2RST_Pos (14U)
  3984. #define RCC_APB1RSTR_SPI2RST_Msk (0x1UL << RCC_APB1RSTR_SPI2RST_Pos) /*!< 0x00004000 */
  3985. #define RCC_APB1RSTR_SPI2RST RCC_APB1RSTR_SPI2RST_Msk
  3986. #define RCC_APB1RSTR_SPI3RST_Pos (15U)
  3987. #define RCC_APB1RSTR_SPI3RST_Msk (0x1UL << RCC_APB1RSTR_SPI3RST_Pos) /*!< 0x00008000 */
  3988. #define RCC_APB1RSTR_SPI3RST RCC_APB1RSTR_SPI3RST_Msk
  3989. #define RCC_APB1RSTR_USART2RST_Pos (17U)
  3990. #define RCC_APB1RSTR_USART2RST_Msk (0x1UL << RCC_APB1RSTR_USART2RST_Pos) /*!< 0x00020000 */
  3991. #define RCC_APB1RSTR_USART2RST RCC_APB1RSTR_USART2RST_Msk
  3992. #define RCC_APB1RSTR_I2C1RST_Pos (21U)
  3993. #define RCC_APB1RSTR_I2C1RST_Msk (0x1UL << RCC_APB1RSTR_I2C1RST_Pos) /*!< 0x00200000 */
  3994. #define RCC_APB1RSTR_I2C1RST RCC_APB1RSTR_I2C1RST_Msk
  3995. #define RCC_APB1RSTR_I2C2RST_Pos (22U)
  3996. #define RCC_APB1RSTR_I2C2RST_Msk (0x1UL << RCC_APB1RSTR_I2C2RST_Pos) /*!< 0x00400000 */
  3997. #define RCC_APB1RSTR_I2C2RST RCC_APB1RSTR_I2C2RST_Msk
  3998. #define RCC_APB1RSTR_I2C3RST_Pos (23U)
  3999. #define RCC_APB1RSTR_I2C3RST_Msk (0x1UL << RCC_APB1RSTR_I2C3RST_Pos) /*!< 0x00800000 */
  4000. #define RCC_APB1RSTR_I2C3RST RCC_APB1RSTR_I2C3RST_Msk
  4001. #define RCC_APB1RSTR_PWRRST_Pos (28U)
  4002. #define RCC_APB1RSTR_PWRRST_Msk (0x1UL << RCC_APB1RSTR_PWRRST_Pos) /*!< 0x10000000 */
  4003. #define RCC_APB1RSTR_PWRRST RCC_APB1RSTR_PWRRST_Msk
  4004. /******************** Bit definition for RCC_APB2RSTR register **************/
  4005. #define RCC_APB2RSTR_TIM1RST_Pos (0U)
  4006. #define RCC_APB2RSTR_TIM1RST_Msk (0x1UL << RCC_APB2RSTR_TIM1RST_Pos) /*!< 0x00000001 */
  4007. #define RCC_APB2RSTR_TIM1RST RCC_APB2RSTR_TIM1RST_Msk
  4008. #define RCC_APB2RSTR_USART1RST_Pos (4U)
  4009. #define RCC_APB2RSTR_USART1RST_Msk (0x1UL << RCC_APB2RSTR_USART1RST_Pos) /*!< 0x00000010 */
  4010. #define RCC_APB2RSTR_USART1RST RCC_APB2RSTR_USART1RST_Msk
  4011. #define RCC_APB2RSTR_USART6RST_Pos (5U)
  4012. #define RCC_APB2RSTR_USART6RST_Msk (0x1UL << RCC_APB2RSTR_USART6RST_Pos) /*!< 0x00000020 */
  4013. #define RCC_APB2RSTR_USART6RST RCC_APB2RSTR_USART6RST_Msk
  4014. #define RCC_APB2RSTR_ADCRST_Pos (8U)
  4015. #define RCC_APB2RSTR_ADCRST_Msk (0x1UL << RCC_APB2RSTR_ADCRST_Pos) /*!< 0x00000100 */
  4016. #define RCC_APB2RSTR_ADCRST RCC_APB2RSTR_ADCRST_Msk
  4017. #define RCC_APB2RSTR_SDIORST_Pos (11U)
  4018. #define RCC_APB2RSTR_SDIORST_Msk (0x1UL << RCC_APB2RSTR_SDIORST_Pos) /*!< 0x00000800 */
  4019. #define RCC_APB2RSTR_SDIORST RCC_APB2RSTR_SDIORST_Msk
  4020. #define RCC_APB2RSTR_SPI1RST_Pos (12U)
  4021. #define RCC_APB2RSTR_SPI1RST_Msk (0x1UL << RCC_APB2RSTR_SPI1RST_Pos) /*!< 0x00001000 */
  4022. #define RCC_APB2RSTR_SPI1RST RCC_APB2RSTR_SPI1RST_Msk
  4023. #define RCC_APB2RSTR_SPI4RST_Pos (13U)
  4024. #define RCC_APB2RSTR_SPI4RST_Msk (0x1UL << RCC_APB2RSTR_SPI4RST_Pos) /*!< 0x00002000 */
  4025. #define RCC_APB2RSTR_SPI4RST RCC_APB2RSTR_SPI4RST_Msk
  4026. #define RCC_APB2RSTR_SYSCFGRST_Pos (14U)
  4027. #define RCC_APB2RSTR_SYSCFGRST_Msk (0x1UL << RCC_APB2RSTR_SYSCFGRST_Pos) /*!< 0x00004000 */
  4028. #define RCC_APB2RSTR_SYSCFGRST RCC_APB2RSTR_SYSCFGRST_Msk
  4029. #define RCC_APB2RSTR_TIM9RST_Pos (16U)
  4030. #define RCC_APB2RSTR_TIM9RST_Msk (0x1UL << RCC_APB2RSTR_TIM9RST_Pos) /*!< 0x00010000 */
  4031. #define RCC_APB2RSTR_TIM9RST RCC_APB2RSTR_TIM9RST_Msk
  4032. #define RCC_APB2RSTR_TIM10RST_Pos (17U)
  4033. #define RCC_APB2RSTR_TIM10RST_Msk (0x1UL << RCC_APB2RSTR_TIM10RST_Pos) /*!< 0x00020000 */
  4034. #define RCC_APB2RSTR_TIM10RST RCC_APB2RSTR_TIM10RST_Msk
  4035. #define RCC_APB2RSTR_TIM11RST_Pos (18U)
  4036. #define RCC_APB2RSTR_TIM11RST_Msk (0x1UL << RCC_APB2RSTR_TIM11RST_Pos) /*!< 0x00040000 */
  4037. #define RCC_APB2RSTR_TIM11RST RCC_APB2RSTR_TIM11RST_Msk
  4038. /* Old SPI1RST bit definition, maintained for legacy purpose */
  4039. #define RCC_APB2RSTR_SPI1 RCC_APB2RSTR_SPI1RST
  4040. /******************** Bit definition for RCC_AHB1ENR register ***************/
  4041. #define RCC_AHB1ENR_GPIOAEN_Pos (0U)
  4042. #define RCC_AHB1ENR_GPIOAEN_Msk (0x1UL << RCC_AHB1ENR_GPIOAEN_Pos) /*!< 0x00000001 */
  4043. #define RCC_AHB1ENR_GPIOAEN RCC_AHB1ENR_GPIOAEN_Msk
  4044. #define RCC_AHB1ENR_GPIOBEN_Pos (1U)
  4045. #define RCC_AHB1ENR_GPIOBEN_Msk (0x1UL << RCC_AHB1ENR_GPIOBEN_Pos) /*!< 0x00000002 */
  4046. #define RCC_AHB1ENR_GPIOBEN RCC_AHB1ENR_GPIOBEN_Msk
  4047. #define RCC_AHB1ENR_GPIOCEN_Pos (2U)
  4048. #define RCC_AHB1ENR_GPIOCEN_Msk (0x1UL << RCC_AHB1ENR_GPIOCEN_Pos) /*!< 0x00000004 */
  4049. #define RCC_AHB1ENR_GPIOCEN RCC_AHB1ENR_GPIOCEN_Msk
  4050. #define RCC_AHB1ENR_GPIODEN_Pos (3U)
  4051. #define RCC_AHB1ENR_GPIODEN_Msk (0x1UL << RCC_AHB1ENR_GPIODEN_Pos) /*!< 0x00000008 */
  4052. #define RCC_AHB1ENR_GPIODEN RCC_AHB1ENR_GPIODEN_Msk
  4053. #define RCC_AHB1ENR_GPIOEEN_Pos (4U)
  4054. #define RCC_AHB1ENR_GPIOEEN_Msk (0x1UL << RCC_AHB1ENR_GPIOEEN_Pos) /*!< 0x00000010 */
  4055. #define RCC_AHB1ENR_GPIOEEN RCC_AHB1ENR_GPIOEEN_Msk
  4056. #define RCC_AHB1ENR_GPIOHEN_Pos (7U)
  4057. #define RCC_AHB1ENR_GPIOHEN_Msk (0x1UL << RCC_AHB1ENR_GPIOHEN_Pos) /*!< 0x00000080 */
  4058. #define RCC_AHB1ENR_GPIOHEN RCC_AHB1ENR_GPIOHEN_Msk
  4059. #define RCC_AHB1ENR_CRCEN_Pos (12U)
  4060. #define RCC_AHB1ENR_CRCEN_Msk (0x1UL << RCC_AHB1ENR_CRCEN_Pos) /*!< 0x00001000 */
  4061. #define RCC_AHB1ENR_CRCEN RCC_AHB1ENR_CRCEN_Msk
  4062. #define RCC_AHB1ENR_DMA1EN_Pos (21U)
  4063. #define RCC_AHB1ENR_DMA1EN_Msk (0x1UL << RCC_AHB1ENR_DMA1EN_Pos) /*!< 0x00200000 */
  4064. #define RCC_AHB1ENR_DMA1EN RCC_AHB1ENR_DMA1EN_Msk
  4065. #define RCC_AHB1ENR_DMA2EN_Pos (22U)
  4066. #define RCC_AHB1ENR_DMA2EN_Msk (0x1UL << RCC_AHB1ENR_DMA2EN_Pos) /*!< 0x00400000 */
  4067. #define RCC_AHB1ENR_DMA2EN RCC_AHB1ENR_DMA2EN_Msk
  4068. /******************** Bit definition for RCC_AHB2ENR register ***************/
  4069. /*
  4070. * @brief Specific device feature definitions (not present on all devices in the STM32F4 serie)
  4071. */
  4072. #define RCC_AHB2_SUPPORT /*!< AHB2 Bus is supported */
  4073. #define RCC_AHB2ENR_OTGFSEN_Pos (7U)
  4074. #define RCC_AHB2ENR_OTGFSEN_Msk (0x1UL << RCC_AHB2ENR_OTGFSEN_Pos) /*!< 0x00000080 */
  4075. #define RCC_AHB2ENR_OTGFSEN RCC_AHB2ENR_OTGFSEN_Msk
  4076. /******************** Bit definition for RCC_APB1ENR register ***************/
  4077. #define RCC_APB1ENR_TIM2EN_Pos (0U)
  4078. #define RCC_APB1ENR_TIM2EN_Msk (0x1UL << RCC_APB1ENR_TIM2EN_Pos) /*!< 0x00000001 */
  4079. #define RCC_APB1ENR_TIM2EN RCC_APB1ENR_TIM2EN_Msk
  4080. #define RCC_APB1ENR_TIM3EN_Pos (1U)
  4081. #define RCC_APB1ENR_TIM3EN_Msk (0x1UL << RCC_APB1ENR_TIM3EN_Pos) /*!< 0x00000002 */
  4082. #define RCC_APB1ENR_TIM3EN RCC_APB1ENR_TIM3EN_Msk
  4083. #define RCC_APB1ENR_TIM4EN_Pos (2U)
  4084. #define RCC_APB1ENR_TIM4EN_Msk (0x1UL << RCC_APB1ENR_TIM4EN_Pos) /*!< 0x00000004 */
  4085. #define RCC_APB1ENR_TIM4EN RCC_APB1ENR_TIM4EN_Msk
  4086. #define RCC_APB1ENR_TIM5EN_Pos (3U)
  4087. #define RCC_APB1ENR_TIM5EN_Msk (0x1UL << RCC_APB1ENR_TIM5EN_Pos) /*!< 0x00000008 */
  4088. #define RCC_APB1ENR_TIM5EN RCC_APB1ENR_TIM5EN_Msk
  4089. #define RCC_APB1ENR_WWDGEN_Pos (11U)
  4090. #define RCC_APB1ENR_WWDGEN_Msk (0x1UL << RCC_APB1ENR_WWDGEN_Pos) /*!< 0x00000800 */
  4091. #define RCC_APB1ENR_WWDGEN RCC_APB1ENR_WWDGEN_Msk
  4092. #define RCC_APB1ENR_SPI2EN_Pos (14U)
  4093. #define RCC_APB1ENR_SPI2EN_Msk (0x1UL << RCC_APB1ENR_SPI2EN_Pos) /*!< 0x00004000 */
  4094. #define RCC_APB1ENR_SPI2EN RCC_APB1ENR_SPI2EN_Msk
  4095. #define RCC_APB1ENR_SPI3EN_Pos (15U)
  4096. #define RCC_APB1ENR_SPI3EN_Msk (0x1UL << RCC_APB1ENR_SPI3EN_Pos) /*!< 0x00008000 */
  4097. #define RCC_APB1ENR_SPI3EN RCC_APB1ENR_SPI3EN_Msk
  4098. #define RCC_APB1ENR_USART2EN_Pos (17U)
  4099. #define RCC_APB1ENR_USART2EN_Msk (0x1UL << RCC_APB1ENR_USART2EN_Pos) /*!< 0x00020000 */
  4100. #define RCC_APB1ENR_USART2EN RCC_APB1ENR_USART2EN_Msk
  4101. #define RCC_APB1ENR_I2C1EN_Pos (21U)
  4102. #define RCC_APB1ENR_I2C1EN_Msk (0x1UL << RCC_APB1ENR_I2C1EN_Pos) /*!< 0x00200000 */
  4103. #define RCC_APB1ENR_I2C1EN RCC_APB1ENR_I2C1EN_Msk
  4104. #define RCC_APB1ENR_I2C2EN_Pos (22U)
  4105. #define RCC_APB1ENR_I2C2EN_Msk (0x1UL << RCC_APB1ENR_I2C2EN_Pos) /*!< 0x00400000 */
  4106. #define RCC_APB1ENR_I2C2EN RCC_APB1ENR_I2C2EN_Msk
  4107. #define RCC_APB1ENR_I2C3EN_Pos (23U)
  4108. #define RCC_APB1ENR_I2C3EN_Msk (0x1UL << RCC_APB1ENR_I2C3EN_Pos) /*!< 0x00800000 */
  4109. #define RCC_APB1ENR_I2C3EN RCC_APB1ENR_I2C3EN_Msk
  4110. #define RCC_APB1ENR_PWREN_Pos (28U)
  4111. #define RCC_APB1ENR_PWREN_Msk (0x1UL << RCC_APB1ENR_PWREN_Pos) /*!< 0x10000000 */
  4112. #define RCC_APB1ENR_PWREN RCC_APB1ENR_PWREN_Msk
  4113. /******************** Bit definition for RCC_APB2ENR register ***************/
  4114. #define RCC_APB2ENR_TIM1EN_Pos (0U)
  4115. #define RCC_APB2ENR_TIM1EN_Msk (0x1UL << RCC_APB2ENR_TIM1EN_Pos) /*!< 0x00000001 */
  4116. #define RCC_APB2ENR_TIM1EN RCC_APB2ENR_TIM1EN_Msk
  4117. #define RCC_APB2ENR_USART1EN_Pos (4U)
  4118. #define RCC_APB2ENR_USART1EN_Msk (0x1UL << RCC_APB2ENR_USART1EN_Pos) /*!< 0x00000010 */
  4119. #define RCC_APB2ENR_USART1EN RCC_APB2ENR_USART1EN_Msk
  4120. #define RCC_APB2ENR_USART6EN_Pos (5U)
  4121. #define RCC_APB2ENR_USART6EN_Msk (0x1UL << RCC_APB2ENR_USART6EN_Pos) /*!< 0x00000020 */
  4122. #define RCC_APB2ENR_USART6EN RCC_APB2ENR_USART6EN_Msk
  4123. #define RCC_APB2ENR_ADC1EN_Pos (8U)
  4124. #define RCC_APB2ENR_ADC1EN_Msk (0x1UL << RCC_APB2ENR_ADC1EN_Pos) /*!< 0x00000100 */
  4125. #define RCC_APB2ENR_ADC1EN RCC_APB2ENR_ADC1EN_Msk
  4126. #define RCC_APB2ENR_SDIOEN_Pos (11U)
  4127. #define RCC_APB2ENR_SDIOEN_Msk (0x1UL << RCC_APB2ENR_SDIOEN_Pos) /*!< 0x00000800 */
  4128. #define RCC_APB2ENR_SDIOEN RCC_APB2ENR_SDIOEN_Msk
  4129. #define RCC_APB2ENR_SPI1EN_Pos (12U)
  4130. #define RCC_APB2ENR_SPI1EN_Msk (0x1UL << RCC_APB2ENR_SPI1EN_Pos) /*!< 0x00001000 */
  4131. #define RCC_APB2ENR_SPI1EN RCC_APB2ENR_SPI1EN_Msk
  4132. #define RCC_APB2ENR_SPI4EN_Pos (13U)
  4133. #define RCC_APB2ENR_SPI4EN_Msk (0x1UL << RCC_APB2ENR_SPI4EN_Pos) /*!< 0x00002000 */
  4134. #define RCC_APB2ENR_SPI4EN RCC_APB2ENR_SPI4EN_Msk
  4135. #define RCC_APB2ENR_SYSCFGEN_Pos (14U)
  4136. #define RCC_APB2ENR_SYSCFGEN_Msk (0x1UL << RCC_APB2ENR_SYSCFGEN_Pos) /*!< 0x00004000 */
  4137. #define RCC_APB2ENR_SYSCFGEN RCC_APB2ENR_SYSCFGEN_Msk
  4138. #define RCC_APB2ENR_TIM9EN_Pos (16U)
  4139. #define RCC_APB2ENR_TIM9EN_Msk (0x1UL << RCC_APB2ENR_TIM9EN_Pos) /*!< 0x00010000 */
  4140. #define RCC_APB2ENR_TIM9EN RCC_APB2ENR_TIM9EN_Msk
  4141. #define RCC_APB2ENR_TIM10EN_Pos (17U)
  4142. #define RCC_APB2ENR_TIM10EN_Msk (0x1UL << RCC_APB2ENR_TIM10EN_Pos) /*!< 0x00020000 */
  4143. #define RCC_APB2ENR_TIM10EN RCC_APB2ENR_TIM10EN_Msk
  4144. #define RCC_APB2ENR_TIM11EN_Pos (18U)
  4145. #define RCC_APB2ENR_TIM11EN_Msk (0x1UL << RCC_APB2ENR_TIM11EN_Pos) /*!< 0x00040000 */
  4146. #define RCC_APB2ENR_TIM11EN RCC_APB2ENR_TIM11EN_Msk
  4147. /******************** Bit definition for RCC_AHB1LPENR register *************/
  4148. #define RCC_AHB1LPENR_GPIOALPEN_Pos (0U)
  4149. #define RCC_AHB1LPENR_GPIOALPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOALPEN_Pos) /*!< 0x00000001 */
  4150. #define RCC_AHB1LPENR_GPIOALPEN RCC_AHB1LPENR_GPIOALPEN_Msk
  4151. #define RCC_AHB1LPENR_GPIOBLPEN_Pos (1U)
  4152. #define RCC_AHB1LPENR_GPIOBLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOBLPEN_Pos) /*!< 0x00000002 */
  4153. #define RCC_AHB1LPENR_GPIOBLPEN RCC_AHB1LPENR_GPIOBLPEN_Msk
  4154. #define RCC_AHB1LPENR_GPIOCLPEN_Pos (2U)
  4155. #define RCC_AHB1LPENR_GPIOCLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOCLPEN_Pos) /*!< 0x00000004 */
  4156. #define RCC_AHB1LPENR_GPIOCLPEN RCC_AHB1LPENR_GPIOCLPEN_Msk
  4157. #define RCC_AHB1LPENR_GPIODLPEN_Pos (3U)
  4158. #define RCC_AHB1LPENR_GPIODLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIODLPEN_Pos) /*!< 0x00000008 */
  4159. #define RCC_AHB1LPENR_GPIODLPEN RCC_AHB1LPENR_GPIODLPEN_Msk
  4160. #define RCC_AHB1LPENR_GPIOELPEN_Pos (4U)
  4161. #define RCC_AHB1LPENR_GPIOELPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOELPEN_Pos) /*!< 0x00000010 */
  4162. #define RCC_AHB1LPENR_GPIOELPEN RCC_AHB1LPENR_GPIOELPEN_Msk
  4163. #define RCC_AHB1LPENR_GPIOHLPEN_Pos (7U)
  4164. #define RCC_AHB1LPENR_GPIOHLPEN_Msk (0x1UL << RCC_AHB1LPENR_GPIOHLPEN_Pos) /*!< 0x00000080 */
  4165. #define RCC_AHB1LPENR_GPIOHLPEN RCC_AHB1LPENR_GPIOHLPEN_Msk
  4166. #define RCC_AHB1LPENR_CRCLPEN_Pos (12U)
  4167. #define RCC_AHB1LPENR_CRCLPEN_Msk (0x1UL << RCC_AHB1LPENR_CRCLPEN_Pos) /*!< 0x00001000 */
  4168. #define RCC_AHB1LPENR_CRCLPEN RCC_AHB1LPENR_CRCLPEN_Msk
  4169. #define RCC_AHB1LPENR_FLITFLPEN_Pos (15U)
  4170. #define RCC_AHB1LPENR_FLITFLPEN_Msk (0x1UL << RCC_AHB1LPENR_FLITFLPEN_Pos) /*!< 0x00008000 */
  4171. #define RCC_AHB1LPENR_FLITFLPEN RCC_AHB1LPENR_FLITFLPEN_Msk
  4172. #define RCC_AHB1LPENR_SRAM1LPEN_Pos (16U)
  4173. #define RCC_AHB1LPENR_SRAM1LPEN_Msk (0x1UL << RCC_AHB1LPENR_SRAM1LPEN_Pos) /*!< 0x00010000 */
  4174. #define RCC_AHB1LPENR_SRAM1LPEN RCC_AHB1LPENR_SRAM1LPEN_Msk
  4175. #define RCC_AHB1LPENR_DMA1LPEN_Pos (21U)
  4176. #define RCC_AHB1LPENR_DMA1LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA1LPEN_Pos) /*!< 0x00200000 */
  4177. #define RCC_AHB1LPENR_DMA1LPEN RCC_AHB1LPENR_DMA1LPEN_Msk
  4178. #define RCC_AHB1LPENR_DMA2LPEN_Pos (22U)
  4179. #define RCC_AHB1LPENR_DMA2LPEN_Msk (0x1UL << RCC_AHB1LPENR_DMA2LPEN_Pos) /*!< 0x00400000 */
  4180. #define RCC_AHB1LPENR_DMA2LPEN RCC_AHB1LPENR_DMA2LPEN_Msk
  4181. /******************** Bit definition for RCC_AHB2LPENR register *************/
  4182. #define RCC_AHB2LPENR_OTGFSLPEN_Pos (7U)
  4183. #define RCC_AHB2LPENR_OTGFSLPEN_Msk (0x1UL << RCC_AHB2LPENR_OTGFSLPEN_Pos) /*!< 0x00000080 */
  4184. #define RCC_AHB2LPENR_OTGFSLPEN RCC_AHB2LPENR_OTGFSLPEN_Msk
  4185. /******************** Bit definition for RCC_AHB3LPENR register *************/
  4186. /******************** Bit definition for RCC_APB1LPENR register *************/
  4187. #define RCC_APB1LPENR_TIM2LPEN_Pos (0U)
  4188. #define RCC_APB1LPENR_TIM2LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM2LPEN_Pos) /*!< 0x00000001 */
  4189. #define RCC_APB1LPENR_TIM2LPEN RCC_APB1LPENR_TIM2LPEN_Msk
  4190. #define RCC_APB1LPENR_TIM3LPEN_Pos (1U)
  4191. #define RCC_APB1LPENR_TIM3LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM3LPEN_Pos) /*!< 0x00000002 */
  4192. #define RCC_APB1LPENR_TIM3LPEN RCC_APB1LPENR_TIM3LPEN_Msk
  4193. #define RCC_APB1LPENR_TIM4LPEN_Pos (2U)
  4194. #define RCC_APB1LPENR_TIM4LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM4LPEN_Pos) /*!< 0x00000004 */
  4195. #define RCC_APB1LPENR_TIM4LPEN RCC_APB1LPENR_TIM4LPEN_Msk
  4196. #define RCC_APB1LPENR_TIM5LPEN_Pos (3U)
  4197. #define RCC_APB1LPENR_TIM5LPEN_Msk (0x1UL << RCC_APB1LPENR_TIM5LPEN_Pos) /*!< 0x00000008 */
  4198. #define RCC_APB1LPENR_TIM5LPEN RCC_APB1LPENR_TIM5LPEN_Msk
  4199. #define RCC_APB1LPENR_WWDGLPEN_Pos (11U)
  4200. #define RCC_APB1LPENR_WWDGLPEN_Msk (0x1UL << RCC_APB1LPENR_WWDGLPEN_Pos) /*!< 0x00000800 */
  4201. #define RCC_APB1LPENR_WWDGLPEN RCC_APB1LPENR_WWDGLPEN_Msk
  4202. #define RCC_APB1LPENR_SPI2LPEN_Pos (14U)
  4203. #define RCC_APB1LPENR_SPI2LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI2LPEN_Pos) /*!< 0x00004000 */
  4204. #define RCC_APB1LPENR_SPI2LPEN RCC_APB1LPENR_SPI2LPEN_Msk
  4205. #define RCC_APB1LPENR_SPI3LPEN_Pos (15U)
  4206. #define RCC_APB1LPENR_SPI3LPEN_Msk (0x1UL << RCC_APB1LPENR_SPI3LPEN_Pos) /*!< 0x00008000 */
  4207. #define RCC_APB1LPENR_SPI3LPEN RCC_APB1LPENR_SPI3LPEN_Msk
  4208. #define RCC_APB1LPENR_USART2LPEN_Pos (17U)
  4209. #define RCC_APB1LPENR_USART2LPEN_Msk (0x1UL << RCC_APB1LPENR_USART2LPEN_Pos) /*!< 0x00020000 */
  4210. #define RCC_APB1LPENR_USART2LPEN RCC_APB1LPENR_USART2LPEN_Msk
  4211. #define RCC_APB1LPENR_I2C1LPEN_Pos (21U)
  4212. #define RCC_APB1LPENR_I2C1LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C1LPEN_Pos) /*!< 0x00200000 */
  4213. #define RCC_APB1LPENR_I2C1LPEN RCC_APB1LPENR_I2C1LPEN_Msk
  4214. #define RCC_APB1LPENR_I2C2LPEN_Pos (22U)
  4215. #define RCC_APB1LPENR_I2C2LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C2LPEN_Pos) /*!< 0x00400000 */
  4216. #define RCC_APB1LPENR_I2C2LPEN RCC_APB1LPENR_I2C2LPEN_Msk
  4217. #define RCC_APB1LPENR_I2C3LPEN_Pos (23U)
  4218. #define RCC_APB1LPENR_I2C3LPEN_Msk (0x1UL << RCC_APB1LPENR_I2C3LPEN_Pos) /*!< 0x00800000 */
  4219. #define RCC_APB1LPENR_I2C3LPEN RCC_APB1LPENR_I2C3LPEN_Msk
  4220. #define RCC_APB1LPENR_PWRLPEN_Pos (28U)
  4221. #define RCC_APB1LPENR_PWRLPEN_Msk (0x1UL << RCC_APB1LPENR_PWRLPEN_Pos) /*!< 0x10000000 */
  4222. #define RCC_APB1LPENR_PWRLPEN RCC_APB1LPENR_PWRLPEN_Msk
  4223. /******************** Bit definition for RCC_APB2LPENR register *************/
  4224. #define RCC_APB2LPENR_TIM1LPEN_Pos (0U)
  4225. #define RCC_APB2LPENR_TIM1LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM1LPEN_Pos) /*!< 0x00000001 */
  4226. #define RCC_APB2LPENR_TIM1LPEN RCC_APB2LPENR_TIM1LPEN_Msk
  4227. #define RCC_APB2LPENR_USART1LPEN_Pos (4U)
  4228. #define RCC_APB2LPENR_USART1LPEN_Msk (0x1UL << RCC_APB2LPENR_USART1LPEN_Pos) /*!< 0x00000010 */
  4229. #define RCC_APB2LPENR_USART1LPEN RCC_APB2LPENR_USART1LPEN_Msk
  4230. #define RCC_APB2LPENR_USART6LPEN_Pos (5U)
  4231. #define RCC_APB2LPENR_USART6LPEN_Msk (0x1UL << RCC_APB2LPENR_USART6LPEN_Pos) /*!< 0x00000020 */
  4232. #define RCC_APB2LPENR_USART6LPEN RCC_APB2LPENR_USART6LPEN_Msk
  4233. #define RCC_APB2LPENR_ADC1LPEN_Pos (8U)
  4234. #define RCC_APB2LPENR_ADC1LPEN_Msk (0x1UL << RCC_APB2LPENR_ADC1LPEN_Pos) /*!< 0x00000100 */
  4235. #define RCC_APB2LPENR_ADC1LPEN RCC_APB2LPENR_ADC1LPEN_Msk
  4236. #define RCC_APB2LPENR_SDIOLPEN_Pos (11U)
  4237. #define RCC_APB2LPENR_SDIOLPEN_Msk (0x1UL << RCC_APB2LPENR_SDIOLPEN_Pos) /*!< 0x00000800 */
  4238. #define RCC_APB2LPENR_SDIOLPEN RCC_APB2LPENR_SDIOLPEN_Msk
  4239. #define RCC_APB2LPENR_SPI1LPEN_Pos (12U)
  4240. #define RCC_APB2LPENR_SPI1LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI1LPEN_Pos) /*!< 0x00001000 */
  4241. #define RCC_APB2LPENR_SPI1LPEN RCC_APB2LPENR_SPI1LPEN_Msk
  4242. #define RCC_APB2LPENR_SPI4LPEN_Pos (13U)
  4243. #define RCC_APB2LPENR_SPI4LPEN_Msk (0x1UL << RCC_APB2LPENR_SPI4LPEN_Pos) /*!< 0x00002000 */
  4244. #define RCC_APB2LPENR_SPI4LPEN RCC_APB2LPENR_SPI4LPEN_Msk
  4245. #define RCC_APB2LPENR_SYSCFGLPEN_Pos (14U)
  4246. #define RCC_APB2LPENR_SYSCFGLPEN_Msk (0x1UL << RCC_APB2LPENR_SYSCFGLPEN_Pos) /*!< 0x00004000 */
  4247. #define RCC_APB2LPENR_SYSCFGLPEN RCC_APB2LPENR_SYSCFGLPEN_Msk
  4248. #define RCC_APB2LPENR_TIM9LPEN_Pos (16U)
  4249. #define RCC_APB2LPENR_TIM9LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM9LPEN_Pos) /*!< 0x00010000 */
  4250. #define RCC_APB2LPENR_TIM9LPEN RCC_APB2LPENR_TIM9LPEN_Msk
  4251. #define RCC_APB2LPENR_TIM10LPEN_Pos (17U)
  4252. #define RCC_APB2LPENR_TIM10LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM10LPEN_Pos) /*!< 0x00020000 */
  4253. #define RCC_APB2LPENR_TIM10LPEN RCC_APB2LPENR_TIM10LPEN_Msk
  4254. #define RCC_APB2LPENR_TIM11LPEN_Pos (18U)
  4255. #define RCC_APB2LPENR_TIM11LPEN_Msk (0x1UL << RCC_APB2LPENR_TIM11LPEN_Pos) /*!< 0x00040000 */
  4256. #define RCC_APB2LPENR_TIM11LPEN RCC_APB2LPENR_TIM11LPEN_Msk
  4257. /******************** Bit definition for RCC_BDCR register ******************/
  4258. #define RCC_BDCR_LSEON_Pos (0U)
  4259. #define RCC_BDCR_LSEON_Msk (0x1UL << RCC_BDCR_LSEON_Pos) /*!< 0x00000001 */
  4260. #define RCC_BDCR_LSEON RCC_BDCR_LSEON_Msk
  4261. #define RCC_BDCR_LSERDY_Pos (1U)
  4262. #define RCC_BDCR_LSERDY_Msk (0x1UL << RCC_BDCR_LSERDY_Pos) /*!< 0x00000002 */
  4263. #define RCC_BDCR_LSERDY RCC_BDCR_LSERDY_Msk
  4264. #define RCC_BDCR_LSEBYP_Pos (2U)
  4265. #define RCC_BDCR_LSEBYP_Msk (0x1UL << RCC_BDCR_LSEBYP_Pos) /*!< 0x00000004 */
  4266. #define RCC_BDCR_LSEBYP RCC_BDCR_LSEBYP_Msk
  4267. #define RCC_BDCR_RTCSEL_Pos (8U)
  4268. #define RCC_BDCR_RTCSEL_Msk (0x3UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000300 */
  4269. #define RCC_BDCR_RTCSEL RCC_BDCR_RTCSEL_Msk
  4270. #define RCC_BDCR_RTCSEL_0 (0x1UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000100 */
  4271. #define RCC_BDCR_RTCSEL_1 (0x2UL << RCC_BDCR_RTCSEL_Pos) /*!< 0x00000200 */
  4272. #define RCC_BDCR_RTCEN_Pos (15U)
  4273. #define RCC_BDCR_RTCEN_Msk (0x1UL << RCC_BDCR_RTCEN_Pos) /*!< 0x00008000 */
  4274. #define RCC_BDCR_RTCEN RCC_BDCR_RTCEN_Msk
  4275. #define RCC_BDCR_BDRST_Pos (16U)
  4276. #define RCC_BDCR_BDRST_Msk (0x1UL << RCC_BDCR_BDRST_Pos) /*!< 0x00010000 */
  4277. #define RCC_BDCR_BDRST RCC_BDCR_BDRST_Msk
  4278. /******************** Bit definition for RCC_CSR register *******************/
  4279. #define RCC_CSR_LSION_Pos (0U)
  4280. #define RCC_CSR_LSION_Msk (0x1UL << RCC_CSR_LSION_Pos) /*!< 0x00000001 */
  4281. #define RCC_CSR_LSION RCC_CSR_LSION_Msk
  4282. #define RCC_CSR_LSIRDY_Pos (1U)
  4283. #define RCC_CSR_LSIRDY_Msk (0x1UL << RCC_CSR_LSIRDY_Pos) /*!< 0x00000002 */
  4284. #define RCC_CSR_LSIRDY RCC_CSR_LSIRDY_Msk
  4285. #define RCC_CSR_RMVF_Pos (24U)
  4286. #define RCC_CSR_RMVF_Msk (0x1UL << RCC_CSR_RMVF_Pos) /*!< 0x01000000 */
  4287. #define RCC_CSR_RMVF RCC_CSR_RMVF_Msk
  4288. #define RCC_CSR_BORRSTF_Pos (25U)
  4289. #define RCC_CSR_BORRSTF_Msk (0x1UL << RCC_CSR_BORRSTF_Pos) /*!< 0x02000000 */
  4290. #define RCC_CSR_BORRSTF RCC_CSR_BORRSTF_Msk
  4291. #define RCC_CSR_PINRSTF_Pos (26U)
  4292. #define RCC_CSR_PINRSTF_Msk (0x1UL << RCC_CSR_PINRSTF_Pos) /*!< 0x04000000 */
  4293. #define RCC_CSR_PINRSTF RCC_CSR_PINRSTF_Msk
  4294. #define RCC_CSR_PORRSTF_Pos (27U)
  4295. #define RCC_CSR_PORRSTF_Msk (0x1UL << RCC_CSR_PORRSTF_Pos) /*!< 0x08000000 */
  4296. #define RCC_CSR_PORRSTF RCC_CSR_PORRSTF_Msk
  4297. #define RCC_CSR_SFTRSTF_Pos (28U)
  4298. #define RCC_CSR_SFTRSTF_Msk (0x1UL << RCC_CSR_SFTRSTF_Pos) /*!< 0x10000000 */
  4299. #define RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF_Msk
  4300. #define RCC_CSR_IWDGRSTF_Pos (29U)
  4301. #define RCC_CSR_IWDGRSTF_Msk (0x1UL << RCC_CSR_IWDGRSTF_Pos) /*!< 0x20000000 */
  4302. #define RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF_Msk
  4303. #define RCC_CSR_WWDGRSTF_Pos (30U)
  4304. #define RCC_CSR_WWDGRSTF_Msk (0x1UL << RCC_CSR_WWDGRSTF_Pos) /*!< 0x40000000 */
  4305. #define RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF_Msk
  4306. #define RCC_CSR_LPWRRSTF_Pos (31U)
  4307. #define RCC_CSR_LPWRRSTF_Msk (0x1UL << RCC_CSR_LPWRRSTF_Pos) /*!< 0x80000000 */
  4308. #define RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF_Msk
  4309. /* Legacy defines */
  4310. #define RCC_CSR_PADRSTF RCC_CSR_PINRSTF
  4311. #define RCC_CSR_WDGRSTF RCC_CSR_IWDGRSTF
  4312. /******************** Bit definition for RCC_SSCGR register *****************/
  4313. #define RCC_SSCGR_MODPER_Pos (0U)
  4314. #define RCC_SSCGR_MODPER_Msk (0x1FFFUL << RCC_SSCGR_MODPER_Pos) /*!< 0x00001FFF */
  4315. #define RCC_SSCGR_MODPER RCC_SSCGR_MODPER_Msk
  4316. #define RCC_SSCGR_INCSTEP_Pos (13U)
  4317. #define RCC_SSCGR_INCSTEP_Msk (0x7FFFUL << RCC_SSCGR_INCSTEP_Pos) /*!< 0x0FFFE000 */
  4318. #define RCC_SSCGR_INCSTEP RCC_SSCGR_INCSTEP_Msk
  4319. #define RCC_SSCGR_SPREADSEL_Pos (30U)
  4320. #define RCC_SSCGR_SPREADSEL_Msk (0x1UL << RCC_SSCGR_SPREADSEL_Pos) /*!< 0x40000000 */
  4321. #define RCC_SSCGR_SPREADSEL RCC_SSCGR_SPREADSEL_Msk
  4322. #define RCC_SSCGR_SSCGEN_Pos (31U)
  4323. #define RCC_SSCGR_SSCGEN_Msk (0x1UL << RCC_SSCGR_SSCGEN_Pos) /*!< 0x80000000 */
  4324. #define RCC_SSCGR_SSCGEN RCC_SSCGR_SSCGEN_Msk
  4325. /******************** Bit definition for RCC_PLLI2SCFGR register ************/
  4326. #define RCC_PLLI2SCFGR_PLLI2SN_Pos (6U)
  4327. #define RCC_PLLI2SCFGR_PLLI2SN_Msk (0x1FFUL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00007FC0 */
  4328. #define RCC_PLLI2SCFGR_PLLI2SN RCC_PLLI2SCFGR_PLLI2SN_Msk
  4329. #define RCC_PLLI2SCFGR_PLLI2SN_0 (0x001UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000040 */
  4330. #define RCC_PLLI2SCFGR_PLLI2SN_1 (0x002UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000080 */
  4331. #define RCC_PLLI2SCFGR_PLLI2SN_2 (0x004UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000100 */
  4332. #define RCC_PLLI2SCFGR_PLLI2SN_3 (0x008UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000200 */
  4333. #define RCC_PLLI2SCFGR_PLLI2SN_4 (0x010UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000400 */
  4334. #define RCC_PLLI2SCFGR_PLLI2SN_5 (0x020UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00000800 */
  4335. #define RCC_PLLI2SCFGR_PLLI2SN_6 (0x040UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00001000 */
  4336. #define RCC_PLLI2SCFGR_PLLI2SN_7 (0x080UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00002000 */
  4337. #define RCC_PLLI2SCFGR_PLLI2SN_8 (0x100UL << RCC_PLLI2SCFGR_PLLI2SN_Pos) /*!< 0x00004000 */
  4338. #define RCC_PLLI2SCFGR_PLLI2SR_Pos (28U)
  4339. #define RCC_PLLI2SCFGR_PLLI2SR_Msk (0x7UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x70000000 */
  4340. #define RCC_PLLI2SCFGR_PLLI2SR RCC_PLLI2SCFGR_PLLI2SR_Msk
  4341. #define RCC_PLLI2SCFGR_PLLI2SR_0 (0x1UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x10000000 */
  4342. #define RCC_PLLI2SCFGR_PLLI2SR_1 (0x2UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x20000000 */
  4343. #define RCC_PLLI2SCFGR_PLLI2SR_2 (0x4UL << RCC_PLLI2SCFGR_PLLI2SR_Pos) /*!< 0x40000000 */
  4344. /******************** Bit definition for RCC_DCKCFGR register ***************/
  4345. #define RCC_DCKCFGR_TIMPRE_Pos (24U)
  4346. #define RCC_DCKCFGR_TIMPRE_Msk (0x1UL << RCC_DCKCFGR_TIMPRE_Pos) /*!< 0x01000000 */
  4347. #define RCC_DCKCFGR_TIMPRE RCC_DCKCFGR_TIMPRE_Msk
  4348. /******************************************************************************/
  4349. /* */
  4350. /* Real-Time Clock (RTC) */
  4351. /* */
  4352. /******************************************************************************/
  4353. /******************** Bits definition for RTC_TR register *******************/
  4354. #define RTC_TR_PM_Pos (22U)
  4355. #define RTC_TR_PM_Msk (0x1UL << RTC_TR_PM_Pos) /*!< 0x00400000 */
  4356. #define RTC_TR_PM RTC_TR_PM_Msk
  4357. #define RTC_TR_HT_Pos (20U)
  4358. #define RTC_TR_HT_Msk (0x3UL << RTC_TR_HT_Pos) /*!< 0x00300000 */
  4359. #define RTC_TR_HT RTC_TR_HT_Msk
  4360. #define RTC_TR_HT_0 (0x1UL << RTC_TR_HT_Pos) /*!< 0x00100000 */
  4361. #define RTC_TR_HT_1 (0x2UL << RTC_TR_HT_Pos) /*!< 0x00200000 */
  4362. #define RTC_TR_HU_Pos (16U)
  4363. #define RTC_TR_HU_Msk (0xFUL << RTC_TR_HU_Pos) /*!< 0x000F0000 */
  4364. #define RTC_TR_HU RTC_TR_HU_Msk
  4365. #define RTC_TR_HU_0 (0x1UL << RTC_TR_HU_Pos) /*!< 0x00010000 */
  4366. #define RTC_TR_HU_1 (0x2UL << RTC_TR_HU_Pos) /*!< 0x00020000 */
  4367. #define RTC_TR_HU_2 (0x4UL << RTC_TR_HU_Pos) /*!< 0x00040000 */
  4368. #define RTC_TR_HU_3 (0x8UL << RTC_TR_HU_Pos) /*!< 0x00080000 */
  4369. #define RTC_TR_MNT_Pos (12U)
  4370. #define RTC_TR_MNT_Msk (0x7UL << RTC_TR_MNT_Pos) /*!< 0x00007000 */
  4371. #define RTC_TR_MNT RTC_TR_MNT_Msk
  4372. #define RTC_TR_MNT_0 (0x1UL << RTC_TR_MNT_Pos) /*!< 0x00001000 */
  4373. #define RTC_TR_MNT_1 (0x2UL << RTC_TR_MNT_Pos) /*!< 0x00002000 */
  4374. #define RTC_TR_MNT_2 (0x4UL << RTC_TR_MNT_Pos) /*!< 0x00004000 */
  4375. #define RTC_TR_MNU_Pos (8U)
  4376. #define RTC_TR_MNU_Msk (0xFUL << RTC_TR_MNU_Pos) /*!< 0x00000F00 */
  4377. #define RTC_TR_MNU RTC_TR_MNU_Msk
  4378. #define RTC_TR_MNU_0 (0x1UL << RTC_TR_MNU_Pos) /*!< 0x00000100 */
  4379. #define RTC_TR_MNU_1 (0x2UL << RTC_TR_MNU_Pos) /*!< 0x00000200 */
  4380. #define RTC_TR_MNU_2 (0x4UL << RTC_TR_MNU_Pos) /*!< 0x00000400 */
  4381. #define RTC_TR_MNU_3 (0x8UL << RTC_TR_MNU_Pos) /*!< 0x00000800 */
  4382. #define RTC_TR_ST_Pos (4U)
  4383. #define RTC_TR_ST_Msk (0x7UL << RTC_TR_ST_Pos) /*!< 0x00000070 */
  4384. #define RTC_TR_ST RTC_TR_ST_Msk
  4385. #define RTC_TR_ST_0 (0x1UL << RTC_TR_ST_Pos) /*!< 0x00000010 */
  4386. #define RTC_TR_ST_1 (0x2UL << RTC_TR_ST_Pos) /*!< 0x00000020 */
  4387. #define RTC_TR_ST_2 (0x4UL << RTC_TR_ST_Pos) /*!< 0x00000040 */
  4388. #define RTC_TR_SU_Pos (0U)
  4389. #define RTC_TR_SU_Msk (0xFUL << RTC_TR_SU_Pos) /*!< 0x0000000F */
  4390. #define RTC_TR_SU RTC_TR_SU_Msk
  4391. #define RTC_TR_SU_0 (0x1UL << RTC_TR_SU_Pos) /*!< 0x00000001 */
  4392. #define RTC_TR_SU_1 (0x2UL << RTC_TR_SU_Pos) /*!< 0x00000002 */
  4393. #define RTC_TR_SU_2 (0x4UL << RTC_TR_SU_Pos) /*!< 0x00000004 */
  4394. #define RTC_TR_SU_3 (0x8UL << RTC_TR_SU_Pos) /*!< 0x00000008 */
  4395. /******************** Bits definition for RTC_DR register *******************/
  4396. #define RTC_DR_YT_Pos (20U)
  4397. #define RTC_DR_YT_Msk (0xFUL << RTC_DR_YT_Pos) /*!< 0x00F00000 */
  4398. #define RTC_DR_YT RTC_DR_YT_Msk
  4399. #define RTC_DR_YT_0 (0x1UL << RTC_DR_YT_Pos) /*!< 0x00100000 */
  4400. #define RTC_DR_YT_1 (0x2UL << RTC_DR_YT_Pos) /*!< 0x00200000 */
  4401. #define RTC_DR_YT_2 (0x4UL << RTC_DR_YT_Pos) /*!< 0x00400000 */
  4402. #define RTC_DR_YT_3 (0x8UL << RTC_DR_YT_Pos) /*!< 0x00800000 */
  4403. #define RTC_DR_YU_Pos (16U)
  4404. #define RTC_DR_YU_Msk (0xFUL << RTC_DR_YU_Pos) /*!< 0x000F0000 */
  4405. #define RTC_DR_YU RTC_DR_YU_Msk
  4406. #define RTC_DR_YU_0 (0x1UL << RTC_DR_YU_Pos) /*!< 0x00010000 */
  4407. #define RTC_DR_YU_1 (0x2UL << RTC_DR_YU_Pos) /*!< 0x00020000 */
  4408. #define RTC_DR_YU_2 (0x4UL << RTC_DR_YU_Pos) /*!< 0x00040000 */
  4409. #define RTC_DR_YU_3 (0x8UL << RTC_DR_YU_Pos) /*!< 0x00080000 */
  4410. #define RTC_DR_WDU_Pos (13U)
  4411. #define RTC_DR_WDU_Msk (0x7UL << RTC_DR_WDU_Pos) /*!< 0x0000E000 */
  4412. #define RTC_DR_WDU RTC_DR_WDU_Msk
  4413. #define RTC_DR_WDU_0 (0x1UL << RTC_DR_WDU_Pos) /*!< 0x00002000 */
  4414. #define RTC_DR_WDU_1 (0x2UL << RTC_DR_WDU_Pos) /*!< 0x00004000 */
  4415. #define RTC_DR_WDU_2 (0x4UL << RTC_DR_WDU_Pos) /*!< 0x00008000 */
  4416. #define RTC_DR_MT_Pos (12U)
  4417. #define RTC_DR_MT_Msk (0x1UL << RTC_DR_MT_Pos) /*!< 0x00001000 */
  4418. #define RTC_DR_MT RTC_DR_MT_Msk
  4419. #define RTC_DR_MU_Pos (8U)
  4420. #define RTC_DR_MU_Msk (0xFUL << RTC_DR_MU_Pos) /*!< 0x00000F00 */
  4421. #define RTC_DR_MU RTC_DR_MU_Msk
  4422. #define RTC_DR_MU_0 (0x1UL << RTC_DR_MU_Pos) /*!< 0x00000100 */
  4423. #define RTC_DR_MU_1 (0x2UL << RTC_DR_MU_Pos) /*!< 0x00000200 */
  4424. #define RTC_DR_MU_2 (0x4UL << RTC_DR_MU_Pos) /*!< 0x00000400 */
  4425. #define RTC_DR_MU_3 (0x8UL << RTC_DR_MU_Pos) /*!< 0x00000800 */
  4426. #define RTC_DR_DT_Pos (4U)
  4427. #define RTC_DR_DT_Msk (0x3UL << RTC_DR_DT_Pos) /*!< 0x00000030 */
  4428. #define RTC_DR_DT RTC_DR_DT_Msk
  4429. #define RTC_DR_DT_0 (0x1UL << RTC_DR_DT_Pos) /*!< 0x00000010 */
  4430. #define RTC_DR_DT_1 (0x2UL << RTC_DR_DT_Pos) /*!< 0x00000020 */
  4431. #define RTC_DR_DU_Pos (0U)
  4432. #define RTC_DR_DU_Msk (0xFUL << RTC_DR_DU_Pos) /*!< 0x0000000F */
  4433. #define RTC_DR_DU RTC_DR_DU_Msk
  4434. #define RTC_DR_DU_0 (0x1UL << RTC_DR_DU_Pos) /*!< 0x00000001 */
  4435. #define RTC_DR_DU_1 (0x2UL << RTC_DR_DU_Pos) /*!< 0x00000002 */
  4436. #define RTC_DR_DU_2 (0x4UL << RTC_DR_DU_Pos) /*!< 0x00000004 */
  4437. #define RTC_DR_DU_3 (0x8UL << RTC_DR_DU_Pos) /*!< 0x00000008 */
  4438. /******************** Bits definition for RTC_CR register *******************/
  4439. #define RTC_CR_COE_Pos (23U)
  4440. #define RTC_CR_COE_Msk (0x1UL << RTC_CR_COE_Pos) /*!< 0x00800000 */
  4441. #define RTC_CR_COE RTC_CR_COE_Msk
  4442. #define RTC_CR_OSEL_Pos (21U)
  4443. #define RTC_CR_OSEL_Msk (0x3UL << RTC_CR_OSEL_Pos) /*!< 0x00600000 */
  4444. #define RTC_CR_OSEL RTC_CR_OSEL_Msk
  4445. #define RTC_CR_OSEL_0 (0x1UL << RTC_CR_OSEL_Pos) /*!< 0x00200000 */
  4446. #define RTC_CR_OSEL_1 (0x2UL << RTC_CR_OSEL_Pos) /*!< 0x00400000 */
  4447. #define RTC_CR_POL_Pos (20U)
  4448. #define RTC_CR_POL_Msk (0x1UL << RTC_CR_POL_Pos) /*!< 0x00100000 */
  4449. #define RTC_CR_POL RTC_CR_POL_Msk
  4450. #define RTC_CR_COSEL_Pos (19U)
  4451. #define RTC_CR_COSEL_Msk (0x1UL << RTC_CR_COSEL_Pos) /*!< 0x00080000 */
  4452. #define RTC_CR_COSEL RTC_CR_COSEL_Msk
  4453. #define RTC_CR_BKP_Pos (18U)
  4454. #define RTC_CR_BKP_Msk (0x1UL << RTC_CR_BKP_Pos) /*!< 0x00040000 */
  4455. #define RTC_CR_BKP RTC_CR_BKP_Msk
  4456. #define RTC_CR_SUB1H_Pos (17U)
  4457. #define RTC_CR_SUB1H_Msk (0x1UL << RTC_CR_SUB1H_Pos) /*!< 0x00020000 */
  4458. #define RTC_CR_SUB1H RTC_CR_SUB1H_Msk
  4459. #define RTC_CR_ADD1H_Pos (16U)
  4460. #define RTC_CR_ADD1H_Msk (0x1UL << RTC_CR_ADD1H_Pos) /*!< 0x00010000 */
  4461. #define RTC_CR_ADD1H RTC_CR_ADD1H_Msk
  4462. #define RTC_CR_TSIE_Pos (15U)
  4463. #define RTC_CR_TSIE_Msk (0x1UL << RTC_CR_TSIE_Pos) /*!< 0x00008000 */
  4464. #define RTC_CR_TSIE RTC_CR_TSIE_Msk
  4465. #define RTC_CR_WUTIE_Pos (14U)
  4466. #define RTC_CR_WUTIE_Msk (0x1UL << RTC_CR_WUTIE_Pos) /*!< 0x00004000 */
  4467. #define RTC_CR_WUTIE RTC_CR_WUTIE_Msk
  4468. #define RTC_CR_ALRBIE_Pos (13U)
  4469. #define RTC_CR_ALRBIE_Msk (0x1UL << RTC_CR_ALRBIE_Pos) /*!< 0x00002000 */
  4470. #define RTC_CR_ALRBIE RTC_CR_ALRBIE_Msk
  4471. #define RTC_CR_ALRAIE_Pos (12U)
  4472. #define RTC_CR_ALRAIE_Msk (0x1UL << RTC_CR_ALRAIE_Pos) /*!< 0x00001000 */
  4473. #define RTC_CR_ALRAIE RTC_CR_ALRAIE_Msk
  4474. #define RTC_CR_TSE_Pos (11U)
  4475. #define RTC_CR_TSE_Msk (0x1UL << RTC_CR_TSE_Pos) /*!< 0x00000800 */
  4476. #define RTC_CR_TSE RTC_CR_TSE_Msk
  4477. #define RTC_CR_WUTE_Pos (10U)
  4478. #define RTC_CR_WUTE_Msk (0x1UL << RTC_CR_WUTE_Pos) /*!< 0x00000400 */
  4479. #define RTC_CR_WUTE RTC_CR_WUTE_Msk
  4480. #define RTC_CR_ALRBE_Pos (9U)
  4481. #define RTC_CR_ALRBE_Msk (0x1UL << RTC_CR_ALRBE_Pos) /*!< 0x00000200 */
  4482. #define RTC_CR_ALRBE RTC_CR_ALRBE_Msk
  4483. #define RTC_CR_ALRAE_Pos (8U)
  4484. #define RTC_CR_ALRAE_Msk (0x1UL << RTC_CR_ALRAE_Pos) /*!< 0x00000100 */
  4485. #define RTC_CR_ALRAE RTC_CR_ALRAE_Msk
  4486. #define RTC_CR_DCE_Pos (7U)
  4487. #define RTC_CR_DCE_Msk (0x1UL << RTC_CR_DCE_Pos) /*!< 0x00000080 */
  4488. #define RTC_CR_DCE RTC_CR_DCE_Msk
  4489. #define RTC_CR_FMT_Pos (6U)
  4490. #define RTC_CR_FMT_Msk (0x1UL << RTC_CR_FMT_Pos) /*!< 0x00000040 */
  4491. #define RTC_CR_FMT RTC_CR_FMT_Msk
  4492. #define RTC_CR_BYPSHAD_Pos (5U)
  4493. #define RTC_CR_BYPSHAD_Msk (0x1UL << RTC_CR_BYPSHAD_Pos) /*!< 0x00000020 */
  4494. #define RTC_CR_BYPSHAD RTC_CR_BYPSHAD_Msk
  4495. #define RTC_CR_REFCKON_Pos (4U)
  4496. #define RTC_CR_REFCKON_Msk (0x1UL << RTC_CR_REFCKON_Pos) /*!< 0x00000010 */
  4497. #define RTC_CR_REFCKON RTC_CR_REFCKON_Msk
  4498. #define RTC_CR_TSEDGE_Pos (3U)
  4499. #define RTC_CR_TSEDGE_Msk (0x1UL << RTC_CR_TSEDGE_Pos) /*!< 0x00000008 */
  4500. #define RTC_CR_TSEDGE RTC_CR_TSEDGE_Msk
  4501. #define RTC_CR_WUCKSEL_Pos (0U)
  4502. #define RTC_CR_WUCKSEL_Msk (0x7UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000007 */
  4503. #define RTC_CR_WUCKSEL RTC_CR_WUCKSEL_Msk
  4504. #define RTC_CR_WUCKSEL_0 (0x1UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000001 */
  4505. #define RTC_CR_WUCKSEL_1 (0x2UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000002 */
  4506. #define RTC_CR_WUCKSEL_2 (0x4UL << RTC_CR_WUCKSEL_Pos) /*!< 0x00000004 */
  4507. /* Legacy defines */
  4508. #define RTC_CR_BCK RTC_CR_BKP
  4509. /******************** Bits definition for RTC_ISR register ******************/
  4510. #define RTC_ISR_RECALPF_Pos (16U)
  4511. #define RTC_ISR_RECALPF_Msk (0x1UL << RTC_ISR_RECALPF_Pos) /*!< 0x00010000 */
  4512. #define RTC_ISR_RECALPF RTC_ISR_RECALPF_Msk
  4513. #define RTC_ISR_TAMP1F_Pos (13U)
  4514. #define RTC_ISR_TAMP1F_Msk (0x1UL << RTC_ISR_TAMP1F_Pos) /*!< 0x00002000 */
  4515. #define RTC_ISR_TAMP1F RTC_ISR_TAMP1F_Msk
  4516. #define RTC_ISR_TAMP2F_Pos (14U)
  4517. #define RTC_ISR_TAMP2F_Msk (0x1UL << RTC_ISR_TAMP2F_Pos) /*!< 0x00004000 */
  4518. #define RTC_ISR_TAMP2F RTC_ISR_TAMP2F_Msk
  4519. #define RTC_ISR_TSOVF_Pos (12U)
  4520. #define RTC_ISR_TSOVF_Msk (0x1UL << RTC_ISR_TSOVF_Pos) /*!< 0x00001000 */
  4521. #define RTC_ISR_TSOVF RTC_ISR_TSOVF_Msk
  4522. #define RTC_ISR_TSF_Pos (11U)
  4523. #define RTC_ISR_TSF_Msk (0x1UL << RTC_ISR_TSF_Pos) /*!< 0x00000800 */
  4524. #define RTC_ISR_TSF RTC_ISR_TSF_Msk
  4525. #define RTC_ISR_WUTF_Pos (10U)
  4526. #define RTC_ISR_WUTF_Msk (0x1UL << RTC_ISR_WUTF_Pos) /*!< 0x00000400 */
  4527. #define RTC_ISR_WUTF RTC_ISR_WUTF_Msk
  4528. #define RTC_ISR_ALRBF_Pos (9U)
  4529. #define RTC_ISR_ALRBF_Msk (0x1UL << RTC_ISR_ALRBF_Pos) /*!< 0x00000200 */
  4530. #define RTC_ISR_ALRBF RTC_ISR_ALRBF_Msk
  4531. #define RTC_ISR_ALRAF_Pos (8U)
  4532. #define RTC_ISR_ALRAF_Msk (0x1UL << RTC_ISR_ALRAF_Pos) /*!< 0x00000100 */
  4533. #define RTC_ISR_ALRAF RTC_ISR_ALRAF_Msk
  4534. #define RTC_ISR_INIT_Pos (7U)
  4535. #define RTC_ISR_INIT_Msk (0x1UL << RTC_ISR_INIT_Pos) /*!< 0x00000080 */
  4536. #define RTC_ISR_INIT RTC_ISR_INIT_Msk
  4537. #define RTC_ISR_INITF_Pos (6U)
  4538. #define RTC_ISR_INITF_Msk (0x1UL << RTC_ISR_INITF_Pos) /*!< 0x00000040 */
  4539. #define RTC_ISR_INITF RTC_ISR_INITF_Msk
  4540. #define RTC_ISR_RSF_Pos (5U)
  4541. #define RTC_ISR_RSF_Msk (0x1UL << RTC_ISR_RSF_Pos) /*!< 0x00000020 */
  4542. #define RTC_ISR_RSF RTC_ISR_RSF_Msk
  4543. #define RTC_ISR_INITS_Pos (4U)
  4544. #define RTC_ISR_INITS_Msk (0x1UL << RTC_ISR_INITS_Pos) /*!< 0x00000010 */
  4545. #define RTC_ISR_INITS RTC_ISR_INITS_Msk
  4546. #define RTC_ISR_SHPF_Pos (3U)
  4547. #define RTC_ISR_SHPF_Msk (0x1UL << RTC_ISR_SHPF_Pos) /*!< 0x00000008 */
  4548. #define RTC_ISR_SHPF RTC_ISR_SHPF_Msk
  4549. #define RTC_ISR_WUTWF_Pos (2U)
  4550. #define RTC_ISR_WUTWF_Msk (0x1UL << RTC_ISR_WUTWF_Pos) /*!< 0x00000004 */
  4551. #define RTC_ISR_WUTWF RTC_ISR_WUTWF_Msk
  4552. #define RTC_ISR_ALRBWF_Pos (1U)
  4553. #define RTC_ISR_ALRBWF_Msk (0x1UL << RTC_ISR_ALRBWF_Pos) /*!< 0x00000002 */
  4554. #define RTC_ISR_ALRBWF RTC_ISR_ALRBWF_Msk
  4555. #define RTC_ISR_ALRAWF_Pos (0U)
  4556. #define RTC_ISR_ALRAWF_Msk (0x1UL << RTC_ISR_ALRAWF_Pos) /*!< 0x00000001 */
  4557. #define RTC_ISR_ALRAWF RTC_ISR_ALRAWF_Msk
  4558. /******************** Bits definition for RTC_PRER register *****************/
  4559. #define RTC_PRER_PREDIV_A_Pos (16U)
  4560. #define RTC_PRER_PREDIV_A_Msk (0x7FUL << RTC_PRER_PREDIV_A_Pos) /*!< 0x007F0000 */
  4561. #define RTC_PRER_PREDIV_A RTC_PRER_PREDIV_A_Msk
  4562. #define RTC_PRER_PREDIV_S_Pos (0U)
  4563. #define RTC_PRER_PREDIV_S_Msk (0x7FFFUL << RTC_PRER_PREDIV_S_Pos) /*!< 0x00007FFF */
  4564. #define RTC_PRER_PREDIV_S RTC_PRER_PREDIV_S_Msk
  4565. /******************** Bits definition for RTC_WUTR register *****************/
  4566. #define RTC_WUTR_WUT_Pos (0U)
  4567. #define RTC_WUTR_WUT_Msk (0xFFFFUL << RTC_WUTR_WUT_Pos) /*!< 0x0000FFFF */
  4568. #define RTC_WUTR_WUT RTC_WUTR_WUT_Msk
  4569. /******************** Bits definition for RTC_CALIBR register ***************/
  4570. #define RTC_CALIBR_DCS_Pos (7U)
  4571. #define RTC_CALIBR_DCS_Msk (0x1UL << RTC_CALIBR_DCS_Pos) /*!< 0x00000080 */
  4572. #define RTC_CALIBR_DCS RTC_CALIBR_DCS_Msk
  4573. #define RTC_CALIBR_DC_Pos (0U)
  4574. #define RTC_CALIBR_DC_Msk (0x1FUL << RTC_CALIBR_DC_Pos) /*!< 0x0000001F */
  4575. #define RTC_CALIBR_DC RTC_CALIBR_DC_Msk
  4576. /******************** Bits definition for RTC_ALRMAR register ***************/
  4577. #define RTC_ALRMAR_MSK4_Pos (31U)
  4578. #define RTC_ALRMAR_MSK4_Msk (0x1UL << RTC_ALRMAR_MSK4_Pos) /*!< 0x80000000 */
  4579. #define RTC_ALRMAR_MSK4 RTC_ALRMAR_MSK4_Msk
  4580. #define RTC_ALRMAR_WDSEL_Pos (30U)
  4581. #define RTC_ALRMAR_WDSEL_Msk (0x1UL << RTC_ALRMAR_WDSEL_Pos) /*!< 0x40000000 */
  4582. #define RTC_ALRMAR_WDSEL RTC_ALRMAR_WDSEL_Msk
  4583. #define RTC_ALRMAR_DT_Pos (28U)
  4584. #define RTC_ALRMAR_DT_Msk (0x3UL << RTC_ALRMAR_DT_Pos) /*!< 0x30000000 */
  4585. #define RTC_ALRMAR_DT RTC_ALRMAR_DT_Msk
  4586. #define RTC_ALRMAR_DT_0 (0x1UL << RTC_ALRMAR_DT_Pos) /*!< 0x10000000 */
  4587. #define RTC_ALRMAR_DT_1 (0x2UL << RTC_ALRMAR_DT_Pos) /*!< 0x20000000 */
  4588. #define RTC_ALRMAR_DU_Pos (24U)
  4589. #define RTC_ALRMAR_DU_Msk (0xFUL << RTC_ALRMAR_DU_Pos) /*!< 0x0F000000 */
  4590. #define RTC_ALRMAR_DU RTC_ALRMAR_DU_Msk
  4591. #define RTC_ALRMAR_DU_0 (0x1UL << RTC_ALRMAR_DU_Pos) /*!< 0x01000000 */
  4592. #define RTC_ALRMAR_DU_1 (0x2UL << RTC_ALRMAR_DU_Pos) /*!< 0x02000000 */
  4593. #define RTC_ALRMAR_DU_2 (0x4UL << RTC_ALRMAR_DU_Pos) /*!< 0x04000000 */
  4594. #define RTC_ALRMAR_DU_3 (0x8UL << RTC_ALRMAR_DU_Pos) /*!< 0x08000000 */
  4595. #define RTC_ALRMAR_MSK3_Pos (23U)
  4596. #define RTC_ALRMAR_MSK3_Msk (0x1UL << RTC_ALRMAR_MSK3_Pos) /*!< 0x00800000 */
  4597. #define RTC_ALRMAR_MSK3 RTC_ALRMAR_MSK3_Msk
  4598. #define RTC_ALRMAR_PM_Pos (22U)
  4599. #define RTC_ALRMAR_PM_Msk (0x1UL << RTC_ALRMAR_PM_Pos) /*!< 0x00400000 */
  4600. #define RTC_ALRMAR_PM RTC_ALRMAR_PM_Msk
  4601. #define RTC_ALRMAR_HT_Pos (20U)
  4602. #define RTC_ALRMAR_HT_Msk (0x3UL << RTC_ALRMAR_HT_Pos) /*!< 0x00300000 */
  4603. #define RTC_ALRMAR_HT RTC_ALRMAR_HT_Msk
  4604. #define RTC_ALRMAR_HT_0 (0x1UL << RTC_ALRMAR_HT_Pos) /*!< 0x00100000 */
  4605. #define RTC_ALRMAR_HT_1 (0x2UL << RTC_ALRMAR_HT_Pos) /*!< 0x00200000 */
  4606. #define RTC_ALRMAR_HU_Pos (16U)
  4607. #define RTC_ALRMAR_HU_Msk (0xFUL << RTC_ALRMAR_HU_Pos) /*!< 0x000F0000 */
  4608. #define RTC_ALRMAR_HU RTC_ALRMAR_HU_Msk
  4609. #define RTC_ALRMAR_HU_0 (0x1UL << RTC_ALRMAR_HU_Pos) /*!< 0x00010000 */
  4610. #define RTC_ALRMAR_HU_1 (0x2UL << RTC_ALRMAR_HU_Pos) /*!< 0x00020000 */
  4611. #define RTC_ALRMAR_HU_2 (0x4UL << RTC_ALRMAR_HU_Pos) /*!< 0x00040000 */
  4612. #define RTC_ALRMAR_HU_3 (0x8UL << RTC_ALRMAR_HU_Pos) /*!< 0x00080000 */
  4613. #define RTC_ALRMAR_MSK2_Pos (15U)
  4614. #define RTC_ALRMAR_MSK2_Msk (0x1UL << RTC_ALRMAR_MSK2_Pos) /*!< 0x00008000 */
  4615. #define RTC_ALRMAR_MSK2 RTC_ALRMAR_MSK2_Msk
  4616. #define RTC_ALRMAR_MNT_Pos (12U)
  4617. #define RTC_ALRMAR_MNT_Msk (0x7UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00007000 */
  4618. #define RTC_ALRMAR_MNT RTC_ALRMAR_MNT_Msk
  4619. #define RTC_ALRMAR_MNT_0 (0x1UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00001000 */
  4620. #define RTC_ALRMAR_MNT_1 (0x2UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00002000 */
  4621. #define RTC_ALRMAR_MNT_2 (0x4UL << RTC_ALRMAR_MNT_Pos) /*!< 0x00004000 */
  4622. #define RTC_ALRMAR_MNU_Pos (8U)
  4623. #define RTC_ALRMAR_MNU_Msk (0xFUL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000F00 */
  4624. #define RTC_ALRMAR_MNU RTC_ALRMAR_MNU_Msk
  4625. #define RTC_ALRMAR_MNU_0 (0x1UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000100 */
  4626. #define RTC_ALRMAR_MNU_1 (0x2UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000200 */
  4627. #define RTC_ALRMAR_MNU_2 (0x4UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000400 */
  4628. #define RTC_ALRMAR_MNU_3 (0x8UL << RTC_ALRMAR_MNU_Pos) /*!< 0x00000800 */
  4629. #define RTC_ALRMAR_MSK1_Pos (7U)
  4630. #define RTC_ALRMAR_MSK1_Msk (0x1UL << RTC_ALRMAR_MSK1_Pos) /*!< 0x00000080 */
  4631. #define RTC_ALRMAR_MSK1 RTC_ALRMAR_MSK1_Msk
  4632. #define RTC_ALRMAR_ST_Pos (4U)
  4633. #define RTC_ALRMAR_ST_Msk (0x7UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000070 */
  4634. #define RTC_ALRMAR_ST RTC_ALRMAR_ST_Msk
  4635. #define RTC_ALRMAR_ST_0 (0x1UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000010 */
  4636. #define RTC_ALRMAR_ST_1 (0x2UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000020 */
  4637. #define RTC_ALRMAR_ST_2 (0x4UL << RTC_ALRMAR_ST_Pos) /*!< 0x00000040 */
  4638. #define RTC_ALRMAR_SU_Pos (0U)
  4639. #define RTC_ALRMAR_SU_Msk (0xFUL << RTC_ALRMAR_SU_Pos) /*!< 0x0000000F */
  4640. #define RTC_ALRMAR_SU RTC_ALRMAR_SU_Msk
  4641. #define RTC_ALRMAR_SU_0 (0x1UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000001 */
  4642. #define RTC_ALRMAR_SU_1 (0x2UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000002 */
  4643. #define RTC_ALRMAR_SU_2 (0x4UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000004 */
  4644. #define RTC_ALRMAR_SU_3 (0x8UL << RTC_ALRMAR_SU_Pos) /*!< 0x00000008 */
  4645. /******************** Bits definition for RTC_ALRMBR register ***************/
  4646. #define RTC_ALRMBR_MSK4_Pos (31U)
  4647. #define RTC_ALRMBR_MSK4_Msk (0x1UL << RTC_ALRMBR_MSK4_Pos) /*!< 0x80000000 */
  4648. #define RTC_ALRMBR_MSK4 RTC_ALRMBR_MSK4_Msk
  4649. #define RTC_ALRMBR_WDSEL_Pos (30U)
  4650. #define RTC_ALRMBR_WDSEL_Msk (0x1UL << RTC_ALRMBR_WDSEL_Pos) /*!< 0x40000000 */
  4651. #define RTC_ALRMBR_WDSEL RTC_ALRMBR_WDSEL_Msk
  4652. #define RTC_ALRMBR_DT_Pos (28U)
  4653. #define RTC_ALRMBR_DT_Msk (0x3UL << RTC_ALRMBR_DT_Pos) /*!< 0x30000000 */
  4654. #define RTC_ALRMBR_DT RTC_ALRMBR_DT_Msk
  4655. #define RTC_ALRMBR_DT_0 (0x1UL << RTC_ALRMBR_DT_Pos) /*!< 0x10000000 */
  4656. #define RTC_ALRMBR_DT_1 (0x2UL << RTC_ALRMBR_DT_Pos) /*!< 0x20000000 */
  4657. #define RTC_ALRMBR_DU_Pos (24U)
  4658. #define RTC_ALRMBR_DU_Msk (0xFUL << RTC_ALRMBR_DU_Pos) /*!< 0x0F000000 */
  4659. #define RTC_ALRMBR_DU RTC_ALRMBR_DU_Msk
  4660. #define RTC_ALRMBR_DU_0 (0x1UL << RTC_ALRMBR_DU_Pos) /*!< 0x01000000 */
  4661. #define RTC_ALRMBR_DU_1 (0x2UL << RTC_ALRMBR_DU_Pos) /*!< 0x02000000 */
  4662. #define RTC_ALRMBR_DU_2 (0x4UL << RTC_ALRMBR_DU_Pos) /*!< 0x04000000 */
  4663. #define RTC_ALRMBR_DU_3 (0x8UL << RTC_ALRMBR_DU_Pos) /*!< 0x08000000 */
  4664. #define RTC_ALRMBR_MSK3_Pos (23U)
  4665. #define RTC_ALRMBR_MSK3_Msk (0x1UL << RTC_ALRMBR_MSK3_Pos) /*!< 0x00800000 */
  4666. #define RTC_ALRMBR_MSK3 RTC_ALRMBR_MSK3_Msk
  4667. #define RTC_ALRMBR_PM_Pos (22U)
  4668. #define RTC_ALRMBR_PM_Msk (0x1UL << RTC_ALRMBR_PM_Pos) /*!< 0x00400000 */
  4669. #define RTC_ALRMBR_PM RTC_ALRMBR_PM_Msk
  4670. #define RTC_ALRMBR_HT_Pos (20U)
  4671. #define RTC_ALRMBR_HT_Msk (0x3UL << RTC_ALRMBR_HT_Pos) /*!< 0x00300000 */
  4672. #define RTC_ALRMBR_HT RTC_ALRMBR_HT_Msk
  4673. #define RTC_ALRMBR_HT_0 (0x1UL << RTC_ALRMBR_HT_Pos) /*!< 0x00100000 */
  4674. #define RTC_ALRMBR_HT_1 (0x2UL << RTC_ALRMBR_HT_Pos) /*!< 0x00200000 */
  4675. #define RTC_ALRMBR_HU_Pos (16U)
  4676. #define RTC_ALRMBR_HU_Msk (0xFUL << RTC_ALRMBR_HU_Pos) /*!< 0x000F0000 */
  4677. #define RTC_ALRMBR_HU RTC_ALRMBR_HU_Msk
  4678. #define RTC_ALRMBR_HU_0 (0x1UL << RTC_ALRMBR_HU_Pos) /*!< 0x00010000 */
  4679. #define RTC_ALRMBR_HU_1 (0x2UL << RTC_ALRMBR_HU_Pos) /*!< 0x00020000 */
  4680. #define RTC_ALRMBR_HU_2 (0x4UL << RTC_ALRMBR_HU_Pos) /*!< 0x00040000 */
  4681. #define RTC_ALRMBR_HU_3 (0x8UL << RTC_ALRMBR_HU_Pos) /*!< 0x00080000 */
  4682. #define RTC_ALRMBR_MSK2_Pos (15U)
  4683. #define RTC_ALRMBR_MSK2_Msk (0x1UL << RTC_ALRMBR_MSK2_Pos) /*!< 0x00008000 */
  4684. #define RTC_ALRMBR_MSK2 RTC_ALRMBR_MSK2_Msk
  4685. #define RTC_ALRMBR_MNT_Pos (12U)
  4686. #define RTC_ALRMBR_MNT_Msk (0x7UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00007000 */
  4687. #define RTC_ALRMBR_MNT RTC_ALRMBR_MNT_Msk
  4688. #define RTC_ALRMBR_MNT_0 (0x1UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00001000 */
  4689. #define RTC_ALRMBR_MNT_1 (0x2UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00002000 */
  4690. #define RTC_ALRMBR_MNT_2 (0x4UL << RTC_ALRMBR_MNT_Pos) /*!< 0x00004000 */
  4691. #define RTC_ALRMBR_MNU_Pos (8U)
  4692. #define RTC_ALRMBR_MNU_Msk (0xFUL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000F00 */
  4693. #define RTC_ALRMBR_MNU RTC_ALRMBR_MNU_Msk
  4694. #define RTC_ALRMBR_MNU_0 (0x1UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000100 */
  4695. #define RTC_ALRMBR_MNU_1 (0x2UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000200 */
  4696. #define RTC_ALRMBR_MNU_2 (0x4UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000400 */
  4697. #define RTC_ALRMBR_MNU_3 (0x8UL << RTC_ALRMBR_MNU_Pos) /*!< 0x00000800 */
  4698. #define RTC_ALRMBR_MSK1_Pos (7U)
  4699. #define RTC_ALRMBR_MSK1_Msk (0x1UL << RTC_ALRMBR_MSK1_Pos) /*!< 0x00000080 */
  4700. #define RTC_ALRMBR_MSK1 RTC_ALRMBR_MSK1_Msk
  4701. #define RTC_ALRMBR_ST_Pos (4U)
  4702. #define RTC_ALRMBR_ST_Msk (0x7UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000070 */
  4703. #define RTC_ALRMBR_ST RTC_ALRMBR_ST_Msk
  4704. #define RTC_ALRMBR_ST_0 (0x1UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000010 */
  4705. #define RTC_ALRMBR_ST_1 (0x2UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000020 */
  4706. #define RTC_ALRMBR_ST_2 (0x4UL << RTC_ALRMBR_ST_Pos) /*!< 0x00000040 */
  4707. #define RTC_ALRMBR_SU_Pos (0U)
  4708. #define RTC_ALRMBR_SU_Msk (0xFUL << RTC_ALRMBR_SU_Pos) /*!< 0x0000000F */
  4709. #define RTC_ALRMBR_SU RTC_ALRMBR_SU_Msk
  4710. #define RTC_ALRMBR_SU_0 (0x1UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000001 */
  4711. #define RTC_ALRMBR_SU_1 (0x2UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000002 */
  4712. #define RTC_ALRMBR_SU_2 (0x4UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000004 */
  4713. #define RTC_ALRMBR_SU_3 (0x8UL << RTC_ALRMBR_SU_Pos) /*!< 0x00000008 */
  4714. /******************** Bits definition for RTC_WPR register ******************/
  4715. #define RTC_WPR_KEY_Pos (0U)
  4716. #define RTC_WPR_KEY_Msk (0xFFUL << RTC_WPR_KEY_Pos) /*!< 0x000000FF */
  4717. #define RTC_WPR_KEY RTC_WPR_KEY_Msk
  4718. /******************** Bits definition for RTC_SSR register ******************/
  4719. #define RTC_SSR_SS_Pos (0U)
  4720. #define RTC_SSR_SS_Msk (0xFFFFUL << RTC_SSR_SS_Pos) /*!< 0x0000FFFF */
  4721. #define RTC_SSR_SS RTC_SSR_SS_Msk
  4722. /******************** Bits definition for RTC_SHIFTR register ***************/
  4723. #define RTC_SHIFTR_SUBFS_Pos (0U)
  4724. #define RTC_SHIFTR_SUBFS_Msk (0x7FFFUL << RTC_SHIFTR_SUBFS_Pos) /*!< 0x00007FFF */
  4725. #define RTC_SHIFTR_SUBFS RTC_SHIFTR_SUBFS_Msk
  4726. #define RTC_SHIFTR_ADD1S_Pos (31U)
  4727. #define RTC_SHIFTR_ADD1S_Msk (0x1UL << RTC_SHIFTR_ADD1S_Pos) /*!< 0x80000000 */
  4728. #define RTC_SHIFTR_ADD1S RTC_SHIFTR_ADD1S_Msk
  4729. /******************** Bits definition for RTC_TSTR register *****************/
  4730. #define RTC_TSTR_PM_Pos (22U)
  4731. #define RTC_TSTR_PM_Msk (0x1UL << RTC_TSTR_PM_Pos) /*!< 0x00400000 */
  4732. #define RTC_TSTR_PM RTC_TSTR_PM_Msk
  4733. #define RTC_TSTR_HT_Pos (20U)
  4734. #define RTC_TSTR_HT_Msk (0x3UL << RTC_TSTR_HT_Pos) /*!< 0x00300000 */
  4735. #define RTC_TSTR_HT RTC_TSTR_HT_Msk
  4736. #define RTC_TSTR_HT_0 (0x1UL << RTC_TSTR_HT_Pos) /*!< 0x00100000 */
  4737. #define RTC_TSTR_HT_1 (0x2UL << RTC_TSTR_HT_Pos) /*!< 0x00200000 */
  4738. #define RTC_TSTR_HU_Pos (16U)
  4739. #define RTC_TSTR_HU_Msk (0xFUL << RTC_TSTR_HU_Pos) /*!< 0x000F0000 */
  4740. #define RTC_TSTR_HU RTC_TSTR_HU_Msk
  4741. #define RTC_TSTR_HU_0 (0x1UL << RTC_TSTR_HU_Pos) /*!< 0x00010000 */
  4742. #define RTC_TSTR_HU_1 (0x2UL << RTC_TSTR_HU_Pos) /*!< 0x00020000 */
  4743. #define RTC_TSTR_HU_2 (0x4UL << RTC_TSTR_HU_Pos) /*!< 0x00040000 */
  4744. #define RTC_TSTR_HU_3 (0x8UL << RTC_TSTR_HU_Pos) /*!< 0x00080000 */
  4745. #define RTC_TSTR_MNT_Pos (12U)
  4746. #define RTC_TSTR_MNT_Msk (0x7UL << RTC_TSTR_MNT_Pos) /*!< 0x00007000 */
  4747. #define RTC_TSTR_MNT RTC_TSTR_MNT_Msk
  4748. #define RTC_TSTR_MNT_0 (0x1UL << RTC_TSTR_MNT_Pos) /*!< 0x00001000 */
  4749. #define RTC_TSTR_MNT_1 (0x2UL << RTC_TSTR_MNT_Pos) /*!< 0x00002000 */
  4750. #define RTC_TSTR_MNT_2 (0x4UL << RTC_TSTR_MNT_Pos) /*!< 0x00004000 */
  4751. #define RTC_TSTR_MNU_Pos (8U)
  4752. #define RTC_TSTR_MNU_Msk (0xFUL << RTC_TSTR_MNU_Pos) /*!< 0x00000F00 */
  4753. #define RTC_TSTR_MNU RTC_TSTR_MNU_Msk
  4754. #define RTC_TSTR_MNU_0 (0x1UL << RTC_TSTR_MNU_Pos) /*!< 0x00000100 */
  4755. #define RTC_TSTR_MNU_1 (0x2UL << RTC_TSTR_MNU_Pos) /*!< 0x00000200 */
  4756. #define RTC_TSTR_MNU_2 (0x4UL << RTC_TSTR_MNU_Pos) /*!< 0x00000400 */
  4757. #define RTC_TSTR_MNU_3 (0x8UL << RTC_TSTR_MNU_Pos) /*!< 0x00000800 */
  4758. #define RTC_TSTR_ST_Pos (4U)
  4759. #define RTC_TSTR_ST_Msk (0x7UL << RTC_TSTR_ST_Pos) /*!< 0x00000070 */
  4760. #define RTC_TSTR_ST RTC_TSTR_ST_Msk
  4761. #define RTC_TSTR_ST_0 (0x1UL << RTC_TSTR_ST_Pos) /*!< 0x00000010 */
  4762. #define RTC_TSTR_ST_1 (0x2UL << RTC_TSTR_ST_Pos) /*!< 0x00000020 */
  4763. #define RTC_TSTR_ST_2 (0x4UL << RTC_TSTR_ST_Pos) /*!< 0x00000040 */
  4764. #define RTC_TSTR_SU_Pos (0U)
  4765. #define RTC_TSTR_SU_Msk (0xFUL << RTC_TSTR_SU_Pos) /*!< 0x0000000F */
  4766. #define RTC_TSTR_SU RTC_TSTR_SU_Msk
  4767. #define RTC_TSTR_SU_0 (0x1UL << RTC_TSTR_SU_Pos) /*!< 0x00000001 */
  4768. #define RTC_TSTR_SU_1 (0x2UL << RTC_TSTR_SU_Pos) /*!< 0x00000002 */
  4769. #define RTC_TSTR_SU_2 (0x4UL << RTC_TSTR_SU_Pos) /*!< 0x00000004 */
  4770. #define RTC_TSTR_SU_3 (0x8UL << RTC_TSTR_SU_Pos) /*!< 0x00000008 */
  4771. /******************** Bits definition for RTC_TSDR register *****************/
  4772. #define RTC_TSDR_WDU_Pos (13U)
  4773. #define RTC_TSDR_WDU_Msk (0x7UL << RTC_TSDR_WDU_Pos) /*!< 0x0000E000 */
  4774. #define RTC_TSDR_WDU RTC_TSDR_WDU_Msk
  4775. #define RTC_TSDR_WDU_0 (0x1UL << RTC_TSDR_WDU_Pos) /*!< 0x00002000 */
  4776. #define RTC_TSDR_WDU_1 (0x2UL << RTC_TSDR_WDU_Pos) /*!< 0x00004000 */
  4777. #define RTC_TSDR_WDU_2 (0x4UL << RTC_TSDR_WDU_Pos) /*!< 0x00008000 */
  4778. #define RTC_TSDR_MT_Pos (12U)
  4779. #define RTC_TSDR_MT_Msk (0x1UL << RTC_TSDR_MT_Pos) /*!< 0x00001000 */
  4780. #define RTC_TSDR_MT RTC_TSDR_MT_Msk
  4781. #define RTC_TSDR_MU_Pos (8U)
  4782. #define RTC_TSDR_MU_Msk (0xFUL << RTC_TSDR_MU_Pos) /*!< 0x00000F00 */
  4783. #define RTC_TSDR_MU RTC_TSDR_MU_Msk
  4784. #define RTC_TSDR_MU_0 (0x1UL << RTC_TSDR_MU_Pos) /*!< 0x00000100 */
  4785. #define RTC_TSDR_MU_1 (0x2UL << RTC_TSDR_MU_Pos) /*!< 0x00000200 */
  4786. #define RTC_TSDR_MU_2 (0x4UL << RTC_TSDR_MU_Pos) /*!< 0x00000400 */
  4787. #define RTC_TSDR_MU_3 (0x8UL << RTC_TSDR_MU_Pos) /*!< 0x00000800 */
  4788. #define RTC_TSDR_DT_Pos (4U)
  4789. #define RTC_TSDR_DT_Msk (0x3UL << RTC_TSDR_DT_Pos) /*!< 0x00000030 */
  4790. #define RTC_TSDR_DT RTC_TSDR_DT_Msk
  4791. #define RTC_TSDR_DT_0 (0x1UL << RTC_TSDR_DT_Pos) /*!< 0x00000010 */
  4792. #define RTC_TSDR_DT_1 (0x2UL << RTC_TSDR_DT_Pos) /*!< 0x00000020 */
  4793. #define RTC_TSDR_DU_Pos (0U)
  4794. #define RTC_TSDR_DU_Msk (0xFUL << RTC_TSDR_DU_Pos) /*!< 0x0000000F */
  4795. #define RTC_TSDR_DU RTC_TSDR_DU_Msk
  4796. #define RTC_TSDR_DU_0 (0x1UL << RTC_TSDR_DU_Pos) /*!< 0x00000001 */
  4797. #define RTC_TSDR_DU_1 (0x2UL << RTC_TSDR_DU_Pos) /*!< 0x00000002 */
  4798. #define RTC_TSDR_DU_2 (0x4UL << RTC_TSDR_DU_Pos) /*!< 0x00000004 */
  4799. #define RTC_TSDR_DU_3 (0x8UL << RTC_TSDR_DU_Pos) /*!< 0x00000008 */
  4800. /******************** Bits definition for RTC_TSSSR register ****************/
  4801. #define RTC_TSSSR_SS_Pos (0U)
  4802. #define RTC_TSSSR_SS_Msk (0xFFFFUL << RTC_TSSSR_SS_Pos) /*!< 0x0000FFFF */
  4803. #define RTC_TSSSR_SS RTC_TSSSR_SS_Msk
  4804. /******************** Bits definition for RTC_CAL register *****************/
  4805. #define RTC_CALR_CALP_Pos (15U)
  4806. #define RTC_CALR_CALP_Msk (0x1UL << RTC_CALR_CALP_Pos) /*!< 0x00008000 */
  4807. #define RTC_CALR_CALP RTC_CALR_CALP_Msk
  4808. #define RTC_CALR_CALW8_Pos (14U)
  4809. #define RTC_CALR_CALW8_Msk (0x1UL << RTC_CALR_CALW8_Pos) /*!< 0x00004000 */
  4810. #define RTC_CALR_CALW8 RTC_CALR_CALW8_Msk
  4811. #define RTC_CALR_CALW16_Pos (13U)
  4812. #define RTC_CALR_CALW16_Msk (0x1UL << RTC_CALR_CALW16_Pos) /*!< 0x00002000 */
  4813. #define RTC_CALR_CALW16 RTC_CALR_CALW16_Msk
  4814. #define RTC_CALR_CALM_Pos (0U)
  4815. #define RTC_CALR_CALM_Msk (0x1FFUL << RTC_CALR_CALM_Pos) /*!< 0x000001FF */
  4816. #define RTC_CALR_CALM RTC_CALR_CALM_Msk
  4817. #define RTC_CALR_CALM_0 (0x001UL << RTC_CALR_CALM_Pos) /*!< 0x00000001 */
  4818. #define RTC_CALR_CALM_1 (0x002UL << RTC_CALR_CALM_Pos) /*!< 0x00000002 */
  4819. #define RTC_CALR_CALM_2 (0x004UL << RTC_CALR_CALM_Pos) /*!< 0x00000004 */
  4820. #define RTC_CALR_CALM_3 (0x008UL << RTC_CALR_CALM_Pos) /*!< 0x00000008 */
  4821. #define RTC_CALR_CALM_4 (0x010UL << RTC_CALR_CALM_Pos) /*!< 0x00000010 */
  4822. #define RTC_CALR_CALM_5 (0x020UL << RTC_CALR_CALM_Pos) /*!< 0x00000020 */
  4823. #define RTC_CALR_CALM_6 (0x040UL << RTC_CALR_CALM_Pos) /*!< 0x00000040 */
  4824. #define RTC_CALR_CALM_7 (0x080UL << RTC_CALR_CALM_Pos) /*!< 0x00000080 */
  4825. #define RTC_CALR_CALM_8 (0x100UL << RTC_CALR_CALM_Pos) /*!< 0x00000100 */
  4826. /******************** Bits definition for RTC_TAFCR register ****************/
  4827. #define RTC_TAFCR_ALARMOUTTYPE_Pos (18U)
  4828. #define RTC_TAFCR_ALARMOUTTYPE_Msk (0x1UL << RTC_TAFCR_ALARMOUTTYPE_Pos) /*!< 0x00040000 */
  4829. #define RTC_TAFCR_ALARMOUTTYPE RTC_TAFCR_ALARMOUTTYPE_Msk
  4830. #define RTC_TAFCR_TSINSEL_Pos (17U)
  4831. #define RTC_TAFCR_TSINSEL_Msk (0x1UL << RTC_TAFCR_TSINSEL_Pos) /*!< 0x00020000 */
  4832. #define RTC_TAFCR_TSINSEL RTC_TAFCR_TSINSEL_Msk
  4833. #define RTC_TAFCR_TAMP1INSEL_Pos (16U)
  4834. #define RTC_TAFCR_TAMP1INSEL_Msk (0x1UL << RTC_TAFCR_TAMP1INSEL_Pos) /*!< 0x00010000 */
  4835. #define RTC_TAFCR_TAMP1INSEL RTC_TAFCR_TAMP1INSEL_Msk
  4836. #define RTC_TAFCR_TAMPPUDIS_Pos (15U)
  4837. #define RTC_TAFCR_TAMPPUDIS_Msk (0x1UL << RTC_TAFCR_TAMPPUDIS_Pos) /*!< 0x00008000 */
  4838. #define RTC_TAFCR_TAMPPUDIS RTC_TAFCR_TAMPPUDIS_Msk
  4839. #define RTC_TAFCR_TAMPPRCH_Pos (13U)
  4840. #define RTC_TAFCR_TAMPPRCH_Msk (0x3UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00006000 */
  4841. #define RTC_TAFCR_TAMPPRCH RTC_TAFCR_TAMPPRCH_Msk
  4842. #define RTC_TAFCR_TAMPPRCH_0 (0x1UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00002000 */
  4843. #define RTC_TAFCR_TAMPPRCH_1 (0x2UL << RTC_TAFCR_TAMPPRCH_Pos) /*!< 0x00004000 */
  4844. #define RTC_TAFCR_TAMPFLT_Pos (11U)
  4845. #define RTC_TAFCR_TAMPFLT_Msk (0x3UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001800 */
  4846. #define RTC_TAFCR_TAMPFLT RTC_TAFCR_TAMPFLT_Msk
  4847. #define RTC_TAFCR_TAMPFLT_0 (0x1UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00000800 */
  4848. #define RTC_TAFCR_TAMPFLT_1 (0x2UL << RTC_TAFCR_TAMPFLT_Pos) /*!< 0x00001000 */
  4849. #define RTC_TAFCR_TAMPFREQ_Pos (8U)
  4850. #define RTC_TAFCR_TAMPFREQ_Msk (0x7UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000700 */
  4851. #define RTC_TAFCR_TAMPFREQ RTC_TAFCR_TAMPFREQ_Msk
  4852. #define RTC_TAFCR_TAMPFREQ_0 (0x1UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000100 */
  4853. #define RTC_TAFCR_TAMPFREQ_1 (0x2UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000200 */
  4854. #define RTC_TAFCR_TAMPFREQ_2 (0x4UL << RTC_TAFCR_TAMPFREQ_Pos) /*!< 0x00000400 */
  4855. #define RTC_TAFCR_TAMPTS_Pos (7U)
  4856. #define RTC_TAFCR_TAMPTS_Msk (0x1UL << RTC_TAFCR_TAMPTS_Pos) /*!< 0x00000080 */
  4857. #define RTC_TAFCR_TAMPTS RTC_TAFCR_TAMPTS_Msk
  4858. #define RTC_TAFCR_TAMP2TRG_Pos (4U)
  4859. #define RTC_TAFCR_TAMP2TRG_Msk (0x1UL << RTC_TAFCR_TAMP2TRG_Pos) /*!< 0x00000010 */
  4860. #define RTC_TAFCR_TAMP2TRG RTC_TAFCR_TAMP2TRG_Msk
  4861. #define RTC_TAFCR_TAMP2E_Pos (3U)
  4862. #define RTC_TAFCR_TAMP2E_Msk (0x1UL << RTC_TAFCR_TAMP2E_Pos) /*!< 0x00000008 */
  4863. #define RTC_TAFCR_TAMP2E RTC_TAFCR_TAMP2E_Msk
  4864. #define RTC_TAFCR_TAMPIE_Pos (2U)
  4865. #define RTC_TAFCR_TAMPIE_Msk (0x1UL << RTC_TAFCR_TAMPIE_Pos) /*!< 0x00000004 */
  4866. #define RTC_TAFCR_TAMPIE RTC_TAFCR_TAMPIE_Msk
  4867. #define RTC_TAFCR_TAMP1TRG_Pos (1U)
  4868. #define RTC_TAFCR_TAMP1TRG_Msk (0x1UL << RTC_TAFCR_TAMP1TRG_Pos) /*!< 0x00000002 */
  4869. #define RTC_TAFCR_TAMP1TRG RTC_TAFCR_TAMP1TRG_Msk
  4870. #define RTC_TAFCR_TAMP1E_Pos (0U)
  4871. #define RTC_TAFCR_TAMP1E_Msk (0x1UL << RTC_TAFCR_TAMP1E_Pos) /*!< 0x00000001 */
  4872. #define RTC_TAFCR_TAMP1E RTC_TAFCR_TAMP1E_Msk
  4873. /* Legacy defines */
  4874. #define RTC_TAFCR_TAMPINSEL RTC_TAFCR_TAMP1INSEL
  4875. /******************** Bits definition for RTC_ALRMASSR register *************/
  4876. #define RTC_ALRMASSR_MASKSS_Pos (24U)
  4877. #define RTC_ALRMASSR_MASKSS_Msk (0xFUL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x0F000000 */
  4878. #define RTC_ALRMASSR_MASKSS RTC_ALRMASSR_MASKSS_Msk
  4879. #define RTC_ALRMASSR_MASKSS_0 (0x1UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x01000000 */
  4880. #define RTC_ALRMASSR_MASKSS_1 (0x2UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x02000000 */
  4881. #define RTC_ALRMASSR_MASKSS_2 (0x4UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x04000000 */
  4882. #define RTC_ALRMASSR_MASKSS_3 (0x8UL << RTC_ALRMASSR_MASKSS_Pos) /*!< 0x08000000 */
  4883. #define RTC_ALRMASSR_SS_Pos (0U)
  4884. #define RTC_ALRMASSR_SS_Msk (0x7FFFUL << RTC_ALRMASSR_SS_Pos) /*!< 0x00007FFF */
  4885. #define RTC_ALRMASSR_SS RTC_ALRMASSR_SS_Msk
  4886. /******************** Bits definition for RTC_ALRMBSSR register *************/
  4887. #define RTC_ALRMBSSR_MASKSS_Pos (24U)
  4888. #define RTC_ALRMBSSR_MASKSS_Msk (0xFUL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x0F000000 */
  4889. #define RTC_ALRMBSSR_MASKSS RTC_ALRMBSSR_MASKSS_Msk
  4890. #define RTC_ALRMBSSR_MASKSS_0 (0x1UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x01000000 */
  4891. #define RTC_ALRMBSSR_MASKSS_1 (0x2UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x02000000 */
  4892. #define RTC_ALRMBSSR_MASKSS_2 (0x4UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x04000000 */
  4893. #define RTC_ALRMBSSR_MASKSS_3 (0x8UL << RTC_ALRMBSSR_MASKSS_Pos) /*!< 0x08000000 */
  4894. #define RTC_ALRMBSSR_SS_Pos (0U)
  4895. #define RTC_ALRMBSSR_SS_Msk (0x7FFFUL << RTC_ALRMBSSR_SS_Pos) /*!< 0x00007FFF */
  4896. #define RTC_ALRMBSSR_SS RTC_ALRMBSSR_SS_Msk
  4897. /******************** Bits definition for RTC_BKP0R register ****************/
  4898. #define RTC_BKP0R_Pos (0U)
  4899. #define RTC_BKP0R_Msk (0xFFFFFFFFUL << RTC_BKP0R_Pos) /*!< 0xFFFFFFFF */
  4900. #define RTC_BKP0R RTC_BKP0R_Msk
  4901. /******************** Bits definition for RTC_BKP1R register ****************/
  4902. #define RTC_BKP1R_Pos (0U)
  4903. #define RTC_BKP1R_Msk (0xFFFFFFFFUL << RTC_BKP1R_Pos) /*!< 0xFFFFFFFF */
  4904. #define RTC_BKP1R RTC_BKP1R_Msk
  4905. /******************** Bits definition for RTC_BKP2R register ****************/
  4906. #define RTC_BKP2R_Pos (0U)
  4907. #define RTC_BKP2R_Msk (0xFFFFFFFFUL << RTC_BKP2R_Pos) /*!< 0xFFFFFFFF */
  4908. #define RTC_BKP2R RTC_BKP2R_Msk
  4909. /******************** Bits definition for RTC_BKP3R register ****************/
  4910. #define RTC_BKP3R_Pos (0U)
  4911. #define RTC_BKP3R_Msk (0xFFFFFFFFUL << RTC_BKP3R_Pos) /*!< 0xFFFFFFFF */
  4912. #define RTC_BKP3R RTC_BKP3R_Msk
  4913. /******************** Bits definition for RTC_BKP4R register ****************/
  4914. #define RTC_BKP4R_Pos (0U)
  4915. #define RTC_BKP4R_Msk (0xFFFFFFFFUL << RTC_BKP4R_Pos) /*!< 0xFFFFFFFF */
  4916. #define RTC_BKP4R RTC_BKP4R_Msk
  4917. /******************** Bits definition for RTC_BKP5R register ****************/
  4918. #define RTC_BKP5R_Pos (0U)
  4919. #define RTC_BKP5R_Msk (0xFFFFFFFFUL << RTC_BKP5R_Pos) /*!< 0xFFFFFFFF */
  4920. #define RTC_BKP5R RTC_BKP5R_Msk
  4921. /******************** Bits definition for RTC_BKP6R register ****************/
  4922. #define RTC_BKP6R_Pos (0U)
  4923. #define RTC_BKP6R_Msk (0xFFFFFFFFUL << RTC_BKP6R_Pos) /*!< 0xFFFFFFFF */
  4924. #define RTC_BKP6R RTC_BKP6R_Msk
  4925. /******************** Bits definition for RTC_BKP7R register ****************/
  4926. #define RTC_BKP7R_Pos (0U)
  4927. #define RTC_BKP7R_Msk (0xFFFFFFFFUL << RTC_BKP7R_Pos) /*!< 0xFFFFFFFF */
  4928. #define RTC_BKP7R RTC_BKP7R_Msk
  4929. /******************** Bits definition for RTC_BKP8R register ****************/
  4930. #define RTC_BKP8R_Pos (0U)
  4931. #define RTC_BKP8R_Msk (0xFFFFFFFFUL << RTC_BKP8R_Pos) /*!< 0xFFFFFFFF */
  4932. #define RTC_BKP8R RTC_BKP8R_Msk
  4933. /******************** Bits definition for RTC_BKP9R register ****************/
  4934. #define RTC_BKP9R_Pos (0U)
  4935. #define RTC_BKP9R_Msk (0xFFFFFFFFUL << RTC_BKP9R_Pos) /*!< 0xFFFFFFFF */
  4936. #define RTC_BKP9R RTC_BKP9R_Msk
  4937. /******************** Bits definition for RTC_BKP10R register ***************/
  4938. #define RTC_BKP10R_Pos (0U)
  4939. #define RTC_BKP10R_Msk (0xFFFFFFFFUL << RTC_BKP10R_Pos) /*!< 0xFFFFFFFF */
  4940. #define RTC_BKP10R RTC_BKP10R_Msk
  4941. /******************** Bits definition for RTC_BKP11R register ***************/
  4942. #define RTC_BKP11R_Pos (0U)
  4943. #define RTC_BKP11R_Msk (0xFFFFFFFFUL << RTC_BKP11R_Pos) /*!< 0xFFFFFFFF */
  4944. #define RTC_BKP11R RTC_BKP11R_Msk
  4945. /******************** Bits definition for RTC_BKP12R register ***************/
  4946. #define RTC_BKP12R_Pos (0U)
  4947. #define RTC_BKP12R_Msk (0xFFFFFFFFUL << RTC_BKP12R_Pos) /*!< 0xFFFFFFFF */
  4948. #define RTC_BKP12R RTC_BKP12R_Msk
  4949. /******************** Bits definition for RTC_BKP13R register ***************/
  4950. #define RTC_BKP13R_Pos (0U)
  4951. #define RTC_BKP13R_Msk (0xFFFFFFFFUL << RTC_BKP13R_Pos) /*!< 0xFFFFFFFF */
  4952. #define RTC_BKP13R RTC_BKP13R_Msk
  4953. /******************** Bits definition for RTC_BKP14R register ***************/
  4954. #define RTC_BKP14R_Pos (0U)
  4955. #define RTC_BKP14R_Msk (0xFFFFFFFFUL << RTC_BKP14R_Pos) /*!< 0xFFFFFFFF */
  4956. #define RTC_BKP14R RTC_BKP14R_Msk
  4957. /******************** Bits definition for RTC_BKP15R register ***************/
  4958. #define RTC_BKP15R_Pos (0U)
  4959. #define RTC_BKP15R_Msk (0xFFFFFFFFUL << RTC_BKP15R_Pos) /*!< 0xFFFFFFFF */
  4960. #define RTC_BKP15R RTC_BKP15R_Msk
  4961. /******************** Bits definition for RTC_BKP16R register ***************/
  4962. #define RTC_BKP16R_Pos (0U)
  4963. #define RTC_BKP16R_Msk (0xFFFFFFFFUL << RTC_BKP16R_Pos) /*!< 0xFFFFFFFF */
  4964. #define RTC_BKP16R RTC_BKP16R_Msk
  4965. /******************** Bits definition for RTC_BKP17R register ***************/
  4966. #define RTC_BKP17R_Pos (0U)
  4967. #define RTC_BKP17R_Msk (0xFFFFFFFFUL << RTC_BKP17R_Pos) /*!< 0xFFFFFFFF */
  4968. #define RTC_BKP17R RTC_BKP17R_Msk
  4969. /******************** Bits definition for RTC_BKP18R register ***************/
  4970. #define RTC_BKP18R_Pos (0U)
  4971. #define RTC_BKP18R_Msk (0xFFFFFFFFUL << RTC_BKP18R_Pos) /*!< 0xFFFFFFFF */
  4972. #define RTC_BKP18R RTC_BKP18R_Msk
  4973. /******************** Bits definition for RTC_BKP19R register ***************/
  4974. #define RTC_BKP19R_Pos (0U)
  4975. #define RTC_BKP19R_Msk (0xFFFFFFFFUL << RTC_BKP19R_Pos) /*!< 0xFFFFFFFF */
  4976. #define RTC_BKP19R RTC_BKP19R_Msk
  4977. /******************** Number of backup registers ******************************/
  4978. #define RTC_BKP_NUMBER 0x000000014U
  4979. /******************************************************************************/
  4980. /* */
  4981. /* SD host Interface */
  4982. /* */
  4983. /******************************************************************************/
  4984. /****************** Bit definition for SDIO_POWER register ******************/
  4985. #define SDIO_POWER_PWRCTRL_Pos (0U)
  4986. #define SDIO_POWER_PWRCTRL_Msk (0x3UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x00000003 */
  4987. #define SDIO_POWER_PWRCTRL SDIO_POWER_PWRCTRL_Msk /*!<PWRCTRL[1:0] bits (Power supply control bits) */
  4988. #define SDIO_POWER_PWRCTRL_0 (0x1UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x01 */
  4989. #define SDIO_POWER_PWRCTRL_1 (0x2UL << SDIO_POWER_PWRCTRL_Pos) /*!< 0x02 */
  4990. /****************** Bit definition for SDIO_CLKCR register ******************/
  4991. #define SDIO_CLKCR_CLKDIV_Pos (0U)
  4992. #define SDIO_CLKCR_CLKDIV_Msk (0xFFUL << SDIO_CLKCR_CLKDIV_Pos) /*!< 0x000000FF */
  4993. #define SDIO_CLKCR_CLKDIV SDIO_CLKCR_CLKDIV_Msk /*!<Clock divide factor */
  4994. #define SDIO_CLKCR_CLKEN_Pos (8U)
  4995. #define SDIO_CLKCR_CLKEN_Msk (0x1UL << SDIO_CLKCR_CLKEN_Pos) /*!< 0x00000100 */
  4996. #define SDIO_CLKCR_CLKEN SDIO_CLKCR_CLKEN_Msk /*!<Clock enable bit */
  4997. #define SDIO_CLKCR_PWRSAV_Pos (9U)
  4998. #define SDIO_CLKCR_PWRSAV_Msk (0x1UL << SDIO_CLKCR_PWRSAV_Pos) /*!< 0x00000200 */
  4999. #define SDIO_CLKCR_PWRSAV SDIO_CLKCR_PWRSAV_Msk /*!<Power saving configuration bit */
  5000. #define SDIO_CLKCR_BYPASS_Pos (10U)
  5001. #define SDIO_CLKCR_BYPASS_Msk (0x1UL << SDIO_CLKCR_BYPASS_Pos) /*!< 0x00000400 */
  5002. #define SDIO_CLKCR_BYPASS SDIO_CLKCR_BYPASS_Msk /*!<Clock divider bypass enable bit */
  5003. #define SDIO_CLKCR_WIDBUS_Pos (11U)
  5004. #define SDIO_CLKCR_WIDBUS_Msk (0x3UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x00001800 */
  5005. #define SDIO_CLKCR_WIDBUS SDIO_CLKCR_WIDBUS_Msk /*!<WIDBUS[1:0] bits (Wide bus mode enable bit) */
  5006. #define SDIO_CLKCR_WIDBUS_0 (0x1UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x0800 */
  5007. #define SDIO_CLKCR_WIDBUS_1 (0x2UL << SDIO_CLKCR_WIDBUS_Pos) /*!< 0x1000 */
  5008. #define SDIO_CLKCR_NEGEDGE_Pos (13U)
  5009. #define SDIO_CLKCR_NEGEDGE_Msk (0x1UL << SDIO_CLKCR_NEGEDGE_Pos) /*!< 0x00002000 */
  5010. #define SDIO_CLKCR_NEGEDGE SDIO_CLKCR_NEGEDGE_Msk /*!<SDIO_CK dephasing selection bit */
  5011. #define SDIO_CLKCR_HWFC_EN_Pos (14U)
  5012. #define SDIO_CLKCR_HWFC_EN_Msk (0x1UL << SDIO_CLKCR_HWFC_EN_Pos) /*!< 0x00004000 */
  5013. #define SDIO_CLKCR_HWFC_EN SDIO_CLKCR_HWFC_EN_Msk /*!<HW Flow Control enable */
  5014. /******************* Bit definition for SDIO_ARG register *******************/
  5015. #define SDIO_ARG_CMDARG_Pos (0U)
  5016. #define SDIO_ARG_CMDARG_Msk (0xFFFFFFFFUL << SDIO_ARG_CMDARG_Pos) /*!< 0xFFFFFFFF */
  5017. #define SDIO_ARG_CMDARG SDIO_ARG_CMDARG_Msk /*!<Command argument */
  5018. /******************* Bit definition for SDIO_CMD register *******************/
  5019. #define SDIO_CMD_CMDINDEX_Pos (0U)
  5020. #define SDIO_CMD_CMDINDEX_Msk (0x3FUL << SDIO_CMD_CMDINDEX_Pos) /*!< 0x0000003F */
  5021. #define SDIO_CMD_CMDINDEX SDIO_CMD_CMDINDEX_Msk /*!<Command Index */
  5022. #define SDIO_CMD_WAITRESP_Pos (6U)
  5023. #define SDIO_CMD_WAITRESP_Msk (0x3UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x000000C0 */
  5024. #define SDIO_CMD_WAITRESP SDIO_CMD_WAITRESP_Msk /*!<WAITRESP[1:0] bits (Wait for response bits) */
  5025. #define SDIO_CMD_WAITRESP_0 (0x1UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x0040 */
  5026. #define SDIO_CMD_WAITRESP_1 (0x2UL << SDIO_CMD_WAITRESP_Pos) /*!< 0x0080 */
  5027. #define SDIO_CMD_WAITINT_Pos (8U)
  5028. #define SDIO_CMD_WAITINT_Msk (0x1UL << SDIO_CMD_WAITINT_Pos) /*!< 0x00000100 */
  5029. #define SDIO_CMD_WAITINT SDIO_CMD_WAITINT_Msk /*!<CPSM Waits for Interrupt Request */
  5030. #define SDIO_CMD_WAITPEND_Pos (9U)
  5031. #define SDIO_CMD_WAITPEND_Msk (0x1UL << SDIO_CMD_WAITPEND_Pos) /*!< 0x00000200 */
  5032. #define SDIO_CMD_WAITPEND SDIO_CMD_WAITPEND_Msk /*!<CPSM Waits for ends of data transfer (CmdPend internal signal) */
  5033. #define SDIO_CMD_CPSMEN_Pos (10U)
  5034. #define SDIO_CMD_CPSMEN_Msk (0x1UL << SDIO_CMD_CPSMEN_Pos) /*!< 0x00000400 */
  5035. #define SDIO_CMD_CPSMEN SDIO_CMD_CPSMEN_Msk /*!<Command path state machine (CPSM) Enable bit */
  5036. #define SDIO_CMD_SDIOSUSPEND_Pos (11U)
  5037. #define SDIO_CMD_SDIOSUSPEND_Msk (0x1UL << SDIO_CMD_SDIOSUSPEND_Pos) /*!< 0x00000800 */
  5038. #define SDIO_CMD_SDIOSUSPEND SDIO_CMD_SDIOSUSPEND_Msk /*!<SD I/O suspend command */
  5039. #define SDIO_CMD_ENCMDCOMPL_Pos (12U)
  5040. #define SDIO_CMD_ENCMDCOMPL_Msk (0x1UL << SDIO_CMD_ENCMDCOMPL_Pos) /*!< 0x00001000 */
  5041. #define SDIO_CMD_ENCMDCOMPL SDIO_CMD_ENCMDCOMPL_Msk /*!<Enable CMD completion */
  5042. #define SDIO_CMD_NIEN_Pos (13U)
  5043. #define SDIO_CMD_NIEN_Msk (0x1UL << SDIO_CMD_NIEN_Pos) /*!< 0x00002000 */
  5044. #define SDIO_CMD_NIEN SDIO_CMD_NIEN_Msk /*!<Not Interrupt Enable */
  5045. #define SDIO_CMD_CEATACMD_Pos (14U)
  5046. #define SDIO_CMD_CEATACMD_Msk (0x1UL << SDIO_CMD_CEATACMD_Pos) /*!< 0x00004000 */
  5047. #define SDIO_CMD_CEATACMD SDIO_CMD_CEATACMD_Msk /*!<CE-ATA command */
  5048. /***************** Bit definition for SDIO_RESPCMD register *****************/
  5049. #define SDIO_RESPCMD_RESPCMD_Pos (0U)
  5050. #define SDIO_RESPCMD_RESPCMD_Msk (0x3FUL << SDIO_RESPCMD_RESPCMD_Pos) /*!< 0x0000003F */
  5051. #define SDIO_RESPCMD_RESPCMD SDIO_RESPCMD_RESPCMD_Msk /*!<Response command index */
  5052. /****************** Bit definition for SDIO_RESP0 register ******************/
  5053. #define SDIO_RESP0_CARDSTATUS0_Pos (0U)
  5054. #define SDIO_RESP0_CARDSTATUS0_Msk (0xFFFFFFFFUL << SDIO_RESP0_CARDSTATUS0_Pos) /*!< 0xFFFFFFFF */
  5055. #define SDIO_RESP0_CARDSTATUS0 SDIO_RESP0_CARDSTATUS0_Msk /*!<Card Status */
  5056. /****************** Bit definition for SDIO_RESP1 register ******************/
  5057. #define SDIO_RESP1_CARDSTATUS1_Pos (0U)
  5058. #define SDIO_RESP1_CARDSTATUS1_Msk (0xFFFFFFFFUL << SDIO_RESP1_CARDSTATUS1_Pos) /*!< 0xFFFFFFFF */
  5059. #define SDIO_RESP1_CARDSTATUS1 SDIO_RESP1_CARDSTATUS1_Msk /*!<Card Status */
  5060. /****************** Bit definition for SDIO_RESP2 register ******************/
  5061. #define SDIO_RESP2_CARDSTATUS2_Pos (0U)
  5062. #define SDIO_RESP2_CARDSTATUS2_Msk (0xFFFFFFFFUL << SDIO_RESP2_CARDSTATUS2_Pos) /*!< 0xFFFFFFFF */
  5063. #define SDIO_RESP2_CARDSTATUS2 SDIO_RESP2_CARDSTATUS2_Msk /*!<Card Status */
  5064. /****************** Bit definition for SDIO_RESP3 register ******************/
  5065. #define SDIO_RESP3_CARDSTATUS3_Pos (0U)
  5066. #define SDIO_RESP3_CARDSTATUS3_Msk (0xFFFFFFFFUL << SDIO_RESP3_CARDSTATUS3_Pos) /*!< 0xFFFFFFFF */
  5067. #define SDIO_RESP3_CARDSTATUS3 SDIO_RESP3_CARDSTATUS3_Msk /*!<Card Status */
  5068. /****************** Bit definition for SDIO_RESP4 register ******************/
  5069. #define SDIO_RESP4_CARDSTATUS4_Pos (0U)
  5070. #define SDIO_RESP4_CARDSTATUS4_Msk (0xFFFFFFFFUL << SDIO_RESP4_CARDSTATUS4_Pos) /*!< 0xFFFFFFFF */
  5071. #define SDIO_RESP4_CARDSTATUS4 SDIO_RESP4_CARDSTATUS4_Msk /*!<Card Status */
  5072. /****************** Bit definition for SDIO_DTIMER register *****************/
  5073. #define SDIO_DTIMER_DATATIME_Pos (0U)
  5074. #define SDIO_DTIMER_DATATIME_Msk (0xFFFFFFFFUL << SDIO_DTIMER_DATATIME_Pos) /*!< 0xFFFFFFFF */
  5075. #define SDIO_DTIMER_DATATIME SDIO_DTIMER_DATATIME_Msk /*!<Data timeout period. */
  5076. /****************** Bit definition for SDIO_DLEN register *******************/
  5077. #define SDIO_DLEN_DATALENGTH_Pos (0U)
  5078. #define SDIO_DLEN_DATALENGTH_Msk (0x1FFFFFFUL << SDIO_DLEN_DATALENGTH_Pos) /*!< 0x01FFFFFF */
  5079. #define SDIO_DLEN_DATALENGTH SDIO_DLEN_DATALENGTH_Msk /*!<Data length value */
  5080. /****************** Bit definition for SDIO_DCTRL register ******************/
  5081. #define SDIO_DCTRL_DTEN_Pos (0U)
  5082. #define SDIO_DCTRL_DTEN_Msk (0x1UL << SDIO_DCTRL_DTEN_Pos) /*!< 0x00000001 */
  5083. #define SDIO_DCTRL_DTEN SDIO_DCTRL_DTEN_Msk /*!<Data transfer enabled bit */
  5084. #define SDIO_DCTRL_DTDIR_Pos (1U)
  5085. #define SDIO_DCTRL_DTDIR_Msk (0x1UL << SDIO_DCTRL_DTDIR_Pos) /*!< 0x00000002 */
  5086. #define SDIO_DCTRL_DTDIR SDIO_DCTRL_DTDIR_Msk /*!<Data transfer direction selection */
  5087. #define SDIO_DCTRL_DTMODE_Pos (2U)
  5088. #define SDIO_DCTRL_DTMODE_Msk (0x1UL << SDIO_DCTRL_DTMODE_Pos) /*!< 0x00000004 */
  5089. #define SDIO_DCTRL_DTMODE SDIO_DCTRL_DTMODE_Msk /*!<Data transfer mode selection */
  5090. #define SDIO_DCTRL_DMAEN_Pos (3U)
  5091. #define SDIO_DCTRL_DMAEN_Msk (0x1UL << SDIO_DCTRL_DMAEN_Pos) /*!< 0x00000008 */
  5092. #define SDIO_DCTRL_DMAEN SDIO_DCTRL_DMAEN_Msk /*!<DMA enabled bit */
  5093. #define SDIO_DCTRL_DBLOCKSIZE_Pos (4U)
  5094. #define SDIO_DCTRL_DBLOCKSIZE_Msk (0xFUL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x000000F0 */
  5095. #define SDIO_DCTRL_DBLOCKSIZE SDIO_DCTRL_DBLOCKSIZE_Msk /*!<DBLOCKSIZE[3:0] bits (Data block size) */
  5096. #define SDIO_DCTRL_DBLOCKSIZE_0 (0x1UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0010 */
  5097. #define SDIO_DCTRL_DBLOCKSIZE_1 (0x2UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0020 */
  5098. #define SDIO_DCTRL_DBLOCKSIZE_2 (0x4UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0040 */
  5099. #define SDIO_DCTRL_DBLOCKSIZE_3 (0x8UL << SDIO_DCTRL_DBLOCKSIZE_Pos) /*!< 0x0080 */
  5100. #define SDIO_DCTRL_RWSTART_Pos (8U)
  5101. #define SDIO_DCTRL_RWSTART_Msk (0x1UL << SDIO_DCTRL_RWSTART_Pos) /*!< 0x00000100 */
  5102. #define SDIO_DCTRL_RWSTART SDIO_DCTRL_RWSTART_Msk /*!<Read wait start */
  5103. #define SDIO_DCTRL_RWSTOP_Pos (9U)
  5104. #define SDIO_DCTRL_RWSTOP_Msk (0x1UL << SDIO_DCTRL_RWSTOP_Pos) /*!< 0x00000200 */
  5105. #define SDIO_DCTRL_RWSTOP SDIO_DCTRL_RWSTOP_Msk /*!<Read wait stop */
  5106. #define SDIO_DCTRL_RWMOD_Pos (10U)
  5107. #define SDIO_DCTRL_RWMOD_Msk (0x1UL << SDIO_DCTRL_RWMOD_Pos) /*!< 0x00000400 */
  5108. #define SDIO_DCTRL_RWMOD SDIO_DCTRL_RWMOD_Msk /*!<Read wait mode */
  5109. #define SDIO_DCTRL_SDIOEN_Pos (11U)
  5110. #define SDIO_DCTRL_SDIOEN_Msk (0x1UL << SDIO_DCTRL_SDIOEN_Pos) /*!< 0x00000800 */
  5111. #define SDIO_DCTRL_SDIOEN SDIO_DCTRL_SDIOEN_Msk /*!<SD I/O enable functions */
  5112. /****************** Bit definition for SDIO_DCOUNT register *****************/
  5113. #define SDIO_DCOUNT_DATACOUNT_Pos (0U)
  5114. #define SDIO_DCOUNT_DATACOUNT_Msk (0x1FFFFFFUL << SDIO_DCOUNT_DATACOUNT_Pos) /*!< 0x01FFFFFF */
  5115. #define SDIO_DCOUNT_DATACOUNT SDIO_DCOUNT_DATACOUNT_Msk /*!<Data count value */
  5116. /****************** Bit definition for SDIO_STA register ********************/
  5117. #define SDIO_STA_CCRCFAIL_Pos (0U)
  5118. #define SDIO_STA_CCRCFAIL_Msk (0x1UL << SDIO_STA_CCRCFAIL_Pos) /*!< 0x00000001 */
  5119. #define SDIO_STA_CCRCFAIL SDIO_STA_CCRCFAIL_Msk /*!<Command response received (CRC check failed) */
  5120. #define SDIO_STA_DCRCFAIL_Pos (1U)
  5121. #define SDIO_STA_DCRCFAIL_Msk (0x1UL << SDIO_STA_DCRCFAIL_Pos) /*!< 0x00000002 */
  5122. #define SDIO_STA_DCRCFAIL SDIO_STA_DCRCFAIL_Msk /*!<Data block sent/received (CRC check failed) */
  5123. #define SDIO_STA_CTIMEOUT_Pos (2U)
  5124. #define SDIO_STA_CTIMEOUT_Msk (0x1UL << SDIO_STA_CTIMEOUT_Pos) /*!< 0x00000004 */
  5125. #define SDIO_STA_CTIMEOUT SDIO_STA_CTIMEOUT_Msk /*!<Command response timeout */
  5126. #define SDIO_STA_DTIMEOUT_Pos (3U)
  5127. #define SDIO_STA_DTIMEOUT_Msk (0x1UL << SDIO_STA_DTIMEOUT_Pos) /*!< 0x00000008 */
  5128. #define SDIO_STA_DTIMEOUT SDIO_STA_DTIMEOUT_Msk /*!<Data timeout */
  5129. #define SDIO_STA_TXUNDERR_Pos (4U)
  5130. #define SDIO_STA_TXUNDERR_Msk (0x1UL << SDIO_STA_TXUNDERR_Pos) /*!< 0x00000010 */
  5131. #define SDIO_STA_TXUNDERR SDIO_STA_TXUNDERR_Msk /*!<Transmit FIFO underrun error */
  5132. #define SDIO_STA_RXOVERR_Pos (5U)
  5133. #define SDIO_STA_RXOVERR_Msk (0x1UL << SDIO_STA_RXOVERR_Pos) /*!< 0x00000020 */
  5134. #define SDIO_STA_RXOVERR SDIO_STA_RXOVERR_Msk /*!<Received FIFO overrun error */
  5135. #define SDIO_STA_CMDREND_Pos (6U)
  5136. #define SDIO_STA_CMDREND_Msk (0x1UL << SDIO_STA_CMDREND_Pos) /*!< 0x00000040 */
  5137. #define SDIO_STA_CMDREND SDIO_STA_CMDREND_Msk /*!<Command response received (CRC check passed) */
  5138. #define SDIO_STA_CMDSENT_Pos (7U)
  5139. #define SDIO_STA_CMDSENT_Msk (0x1UL << SDIO_STA_CMDSENT_Pos) /*!< 0x00000080 */
  5140. #define SDIO_STA_CMDSENT SDIO_STA_CMDSENT_Msk /*!<Command sent (no response required) */
  5141. #define SDIO_STA_DATAEND_Pos (8U)
  5142. #define SDIO_STA_DATAEND_Msk (0x1UL << SDIO_STA_DATAEND_Pos) /*!< 0x00000100 */
  5143. #define SDIO_STA_DATAEND SDIO_STA_DATAEND_Msk /*!<Data end (data counter, SDIDCOUNT, is zero) */
  5144. #define SDIO_STA_STBITERR_Pos (9U)
  5145. #define SDIO_STA_STBITERR_Msk (0x1UL << SDIO_STA_STBITERR_Pos) /*!< 0x00000200 */
  5146. #define SDIO_STA_STBITERR SDIO_STA_STBITERR_Msk /*!<Start bit not detected on all data signals in wide bus mode */
  5147. #define SDIO_STA_DBCKEND_Pos (10U)
  5148. #define SDIO_STA_DBCKEND_Msk (0x1UL << SDIO_STA_DBCKEND_Pos) /*!< 0x00000400 */
  5149. #define SDIO_STA_DBCKEND SDIO_STA_DBCKEND_Msk /*!<Data block sent/received (CRC check passed) */
  5150. #define SDIO_STA_CMDACT_Pos (11U)
  5151. #define SDIO_STA_CMDACT_Msk (0x1UL << SDIO_STA_CMDACT_Pos) /*!< 0x00000800 */
  5152. #define SDIO_STA_CMDACT SDIO_STA_CMDACT_Msk /*!<Command transfer in progress */
  5153. #define SDIO_STA_TXACT_Pos (12U)
  5154. #define SDIO_STA_TXACT_Msk (0x1UL << SDIO_STA_TXACT_Pos) /*!< 0x00001000 */
  5155. #define SDIO_STA_TXACT SDIO_STA_TXACT_Msk /*!<Data transmit in progress */
  5156. #define SDIO_STA_RXACT_Pos (13U)
  5157. #define SDIO_STA_RXACT_Msk (0x1UL << SDIO_STA_RXACT_Pos) /*!< 0x00002000 */
  5158. #define SDIO_STA_RXACT SDIO_STA_RXACT_Msk /*!<Data receive in progress */
  5159. #define SDIO_STA_TXFIFOHE_Pos (14U)
  5160. #define SDIO_STA_TXFIFOHE_Msk (0x1UL << SDIO_STA_TXFIFOHE_Pos) /*!< 0x00004000 */
  5161. #define SDIO_STA_TXFIFOHE SDIO_STA_TXFIFOHE_Msk /*!<Transmit FIFO Half Empty: at least 8 words can be written into the FIFO */
  5162. #define SDIO_STA_RXFIFOHF_Pos (15U)
  5163. #define SDIO_STA_RXFIFOHF_Msk (0x1UL << SDIO_STA_RXFIFOHF_Pos) /*!< 0x00008000 */
  5164. #define SDIO_STA_RXFIFOHF SDIO_STA_RXFIFOHF_Msk /*!<Receive FIFO Half Full: there are at least 8 words in the FIFO */
  5165. #define SDIO_STA_TXFIFOF_Pos (16U)
  5166. #define SDIO_STA_TXFIFOF_Msk (0x1UL << SDIO_STA_TXFIFOF_Pos) /*!< 0x00010000 */
  5167. #define SDIO_STA_TXFIFOF SDIO_STA_TXFIFOF_Msk /*!<Transmit FIFO full */
  5168. #define SDIO_STA_RXFIFOF_Pos (17U)
  5169. #define SDIO_STA_RXFIFOF_Msk (0x1UL << SDIO_STA_RXFIFOF_Pos) /*!< 0x00020000 */
  5170. #define SDIO_STA_RXFIFOF SDIO_STA_RXFIFOF_Msk /*!<Receive FIFO full */
  5171. #define SDIO_STA_TXFIFOE_Pos (18U)
  5172. #define SDIO_STA_TXFIFOE_Msk (0x1UL << SDIO_STA_TXFIFOE_Pos) /*!< 0x00040000 */
  5173. #define SDIO_STA_TXFIFOE SDIO_STA_TXFIFOE_Msk /*!<Transmit FIFO empty */
  5174. #define SDIO_STA_RXFIFOE_Pos (19U)
  5175. #define SDIO_STA_RXFIFOE_Msk (0x1UL << SDIO_STA_RXFIFOE_Pos) /*!< 0x00080000 */
  5176. #define SDIO_STA_RXFIFOE SDIO_STA_RXFIFOE_Msk /*!<Receive FIFO empty */
  5177. #define SDIO_STA_TXDAVL_Pos (20U)
  5178. #define SDIO_STA_TXDAVL_Msk (0x1UL << SDIO_STA_TXDAVL_Pos) /*!< 0x00100000 */
  5179. #define SDIO_STA_TXDAVL SDIO_STA_TXDAVL_Msk /*!<Data available in transmit FIFO */
  5180. #define SDIO_STA_RXDAVL_Pos (21U)
  5181. #define SDIO_STA_RXDAVL_Msk (0x1UL << SDIO_STA_RXDAVL_Pos) /*!< 0x00200000 */
  5182. #define SDIO_STA_RXDAVL SDIO_STA_RXDAVL_Msk /*!<Data available in receive FIFO */
  5183. #define SDIO_STA_SDIOIT_Pos (22U)
  5184. #define SDIO_STA_SDIOIT_Msk (0x1UL << SDIO_STA_SDIOIT_Pos) /*!< 0x00400000 */
  5185. #define SDIO_STA_SDIOIT SDIO_STA_SDIOIT_Msk /*!<SDIO interrupt received */
  5186. #define SDIO_STA_CEATAEND_Pos (23U)
  5187. #define SDIO_STA_CEATAEND_Msk (0x1UL << SDIO_STA_CEATAEND_Pos) /*!< 0x00800000 */
  5188. #define SDIO_STA_CEATAEND SDIO_STA_CEATAEND_Msk /*!<CE-ATA command completion signal received for CMD61 */
  5189. /******************* Bit definition for SDIO_ICR register *******************/
  5190. #define SDIO_ICR_CCRCFAILC_Pos (0U)
  5191. #define SDIO_ICR_CCRCFAILC_Msk (0x1UL << SDIO_ICR_CCRCFAILC_Pos) /*!< 0x00000001 */
  5192. #define SDIO_ICR_CCRCFAILC SDIO_ICR_CCRCFAILC_Msk /*!<CCRCFAIL flag clear bit */
  5193. #define SDIO_ICR_DCRCFAILC_Pos (1U)
  5194. #define SDIO_ICR_DCRCFAILC_Msk (0x1UL << SDIO_ICR_DCRCFAILC_Pos) /*!< 0x00000002 */
  5195. #define SDIO_ICR_DCRCFAILC SDIO_ICR_DCRCFAILC_Msk /*!<DCRCFAIL flag clear bit */
  5196. #define SDIO_ICR_CTIMEOUTC_Pos (2U)
  5197. #define SDIO_ICR_CTIMEOUTC_Msk (0x1UL << SDIO_ICR_CTIMEOUTC_Pos) /*!< 0x00000004 */
  5198. #define SDIO_ICR_CTIMEOUTC SDIO_ICR_CTIMEOUTC_Msk /*!<CTIMEOUT flag clear bit */
  5199. #define SDIO_ICR_DTIMEOUTC_Pos (3U)
  5200. #define SDIO_ICR_DTIMEOUTC_Msk (0x1UL << SDIO_ICR_DTIMEOUTC_Pos) /*!< 0x00000008 */
  5201. #define SDIO_ICR_DTIMEOUTC SDIO_ICR_DTIMEOUTC_Msk /*!<DTIMEOUT flag clear bit */
  5202. #define SDIO_ICR_TXUNDERRC_Pos (4U)
  5203. #define SDIO_ICR_TXUNDERRC_Msk (0x1UL << SDIO_ICR_TXUNDERRC_Pos) /*!< 0x00000010 */
  5204. #define SDIO_ICR_TXUNDERRC SDIO_ICR_TXUNDERRC_Msk /*!<TXUNDERR flag clear bit */
  5205. #define SDIO_ICR_RXOVERRC_Pos (5U)
  5206. #define SDIO_ICR_RXOVERRC_Msk (0x1UL << SDIO_ICR_RXOVERRC_Pos) /*!< 0x00000020 */
  5207. #define SDIO_ICR_RXOVERRC SDIO_ICR_RXOVERRC_Msk /*!<RXOVERR flag clear bit */
  5208. #define SDIO_ICR_CMDRENDC_Pos (6U)
  5209. #define SDIO_ICR_CMDRENDC_Msk (0x1UL << SDIO_ICR_CMDRENDC_Pos) /*!< 0x00000040 */
  5210. #define SDIO_ICR_CMDRENDC SDIO_ICR_CMDRENDC_Msk /*!<CMDREND flag clear bit */
  5211. #define SDIO_ICR_CMDSENTC_Pos (7U)
  5212. #define SDIO_ICR_CMDSENTC_Msk (0x1UL << SDIO_ICR_CMDSENTC_Pos) /*!< 0x00000080 */
  5213. #define SDIO_ICR_CMDSENTC SDIO_ICR_CMDSENTC_Msk /*!<CMDSENT flag clear bit */
  5214. #define SDIO_ICR_DATAENDC_Pos (8U)
  5215. #define SDIO_ICR_DATAENDC_Msk (0x1UL << SDIO_ICR_DATAENDC_Pos) /*!< 0x00000100 */
  5216. #define SDIO_ICR_DATAENDC SDIO_ICR_DATAENDC_Msk /*!<DATAEND flag clear bit */
  5217. #define SDIO_ICR_STBITERRC_Pos (9U)
  5218. #define SDIO_ICR_STBITERRC_Msk (0x1UL << SDIO_ICR_STBITERRC_Pos) /*!< 0x00000200 */
  5219. #define SDIO_ICR_STBITERRC SDIO_ICR_STBITERRC_Msk /*!<STBITERR flag clear bit */
  5220. #define SDIO_ICR_DBCKENDC_Pos (10U)
  5221. #define SDIO_ICR_DBCKENDC_Msk (0x1UL << SDIO_ICR_DBCKENDC_Pos) /*!< 0x00000400 */
  5222. #define SDIO_ICR_DBCKENDC SDIO_ICR_DBCKENDC_Msk /*!<DBCKEND flag clear bit */
  5223. #define SDIO_ICR_SDIOITC_Pos (22U)
  5224. #define SDIO_ICR_SDIOITC_Msk (0x1UL << SDIO_ICR_SDIOITC_Pos) /*!< 0x00400000 */
  5225. #define SDIO_ICR_SDIOITC SDIO_ICR_SDIOITC_Msk /*!<SDIOIT flag clear bit */
  5226. #define SDIO_ICR_CEATAENDC_Pos (23U)
  5227. #define SDIO_ICR_CEATAENDC_Msk (0x1UL << SDIO_ICR_CEATAENDC_Pos) /*!< 0x00800000 */
  5228. #define SDIO_ICR_CEATAENDC SDIO_ICR_CEATAENDC_Msk /*!<CEATAEND flag clear bit */
  5229. /****************** Bit definition for SDIO_MASK register *******************/
  5230. #define SDIO_MASK_CCRCFAILIE_Pos (0U)
  5231. #define SDIO_MASK_CCRCFAILIE_Msk (0x1UL << SDIO_MASK_CCRCFAILIE_Pos) /*!< 0x00000001 */
  5232. #define SDIO_MASK_CCRCFAILIE SDIO_MASK_CCRCFAILIE_Msk /*!<Command CRC Fail Interrupt Enable */
  5233. #define SDIO_MASK_DCRCFAILIE_Pos (1U)
  5234. #define SDIO_MASK_DCRCFAILIE_Msk (0x1UL << SDIO_MASK_DCRCFAILIE_Pos) /*!< 0x00000002 */
  5235. #define SDIO_MASK_DCRCFAILIE SDIO_MASK_DCRCFAILIE_Msk /*!<Data CRC Fail Interrupt Enable */
  5236. #define SDIO_MASK_CTIMEOUTIE_Pos (2U)
  5237. #define SDIO_MASK_CTIMEOUTIE_Msk (0x1UL << SDIO_MASK_CTIMEOUTIE_Pos) /*!< 0x00000004 */
  5238. #define SDIO_MASK_CTIMEOUTIE SDIO_MASK_CTIMEOUTIE_Msk /*!<Command TimeOut Interrupt Enable */
  5239. #define SDIO_MASK_DTIMEOUTIE_Pos (3U)
  5240. #define SDIO_MASK_DTIMEOUTIE_Msk (0x1UL << SDIO_MASK_DTIMEOUTIE_Pos) /*!< 0x00000008 */
  5241. #define SDIO_MASK_DTIMEOUTIE SDIO_MASK_DTIMEOUTIE_Msk /*!<Data TimeOut Interrupt Enable */
  5242. #define SDIO_MASK_TXUNDERRIE_Pos (4U)
  5243. #define SDIO_MASK_TXUNDERRIE_Msk (0x1UL << SDIO_MASK_TXUNDERRIE_Pos) /*!< 0x00000010 */
  5244. #define SDIO_MASK_TXUNDERRIE SDIO_MASK_TXUNDERRIE_Msk /*!<Tx FIFO UnderRun Error Interrupt Enable */
  5245. #define SDIO_MASK_RXOVERRIE_Pos (5U)
  5246. #define SDIO_MASK_RXOVERRIE_Msk (0x1UL << SDIO_MASK_RXOVERRIE_Pos) /*!< 0x00000020 */
  5247. #define SDIO_MASK_RXOVERRIE SDIO_MASK_RXOVERRIE_Msk /*!<Rx FIFO OverRun Error Interrupt Enable */
  5248. #define SDIO_MASK_CMDRENDIE_Pos (6U)
  5249. #define SDIO_MASK_CMDRENDIE_Msk (0x1UL << SDIO_MASK_CMDRENDIE_Pos) /*!< 0x00000040 */
  5250. #define SDIO_MASK_CMDRENDIE SDIO_MASK_CMDRENDIE_Msk /*!<Command Response Received Interrupt Enable */
  5251. #define SDIO_MASK_CMDSENTIE_Pos (7U)
  5252. #define SDIO_MASK_CMDSENTIE_Msk (0x1UL << SDIO_MASK_CMDSENTIE_Pos) /*!< 0x00000080 */
  5253. #define SDIO_MASK_CMDSENTIE SDIO_MASK_CMDSENTIE_Msk /*!<Command Sent Interrupt Enable */
  5254. #define SDIO_MASK_DATAENDIE_Pos (8U)
  5255. #define SDIO_MASK_DATAENDIE_Msk (0x1UL << SDIO_MASK_DATAENDIE_Pos) /*!< 0x00000100 */
  5256. #define SDIO_MASK_DATAENDIE SDIO_MASK_DATAENDIE_Msk /*!<Data End Interrupt Enable */
  5257. #define SDIO_MASK_STBITERRIE_Pos (9U)
  5258. #define SDIO_MASK_STBITERRIE_Msk (0x1UL << SDIO_MASK_STBITERRIE_Pos) /*!< 0x00000200 */
  5259. #define SDIO_MASK_STBITERRIE SDIO_MASK_STBITERRIE_Msk /*!<Start Bit Error Interrupt Enable */
  5260. #define SDIO_MASK_DBCKENDIE_Pos (10U)
  5261. #define SDIO_MASK_DBCKENDIE_Msk (0x1UL << SDIO_MASK_DBCKENDIE_Pos) /*!< 0x00000400 */
  5262. #define SDIO_MASK_DBCKENDIE SDIO_MASK_DBCKENDIE_Msk /*!<Data Block End Interrupt Enable */
  5263. #define SDIO_MASK_CMDACTIE_Pos (11U)
  5264. #define SDIO_MASK_CMDACTIE_Msk (0x1UL << SDIO_MASK_CMDACTIE_Pos) /*!< 0x00000800 */
  5265. #define SDIO_MASK_CMDACTIE SDIO_MASK_CMDACTIE_Msk /*!<CCommand Acting Interrupt Enable */
  5266. #define SDIO_MASK_TXACTIE_Pos (12U)
  5267. #define SDIO_MASK_TXACTIE_Msk (0x1UL << SDIO_MASK_TXACTIE_Pos) /*!< 0x00001000 */
  5268. #define SDIO_MASK_TXACTIE SDIO_MASK_TXACTIE_Msk /*!<Data Transmit Acting Interrupt Enable */
  5269. #define SDIO_MASK_RXACTIE_Pos (13U)
  5270. #define SDIO_MASK_RXACTIE_Msk (0x1UL << SDIO_MASK_RXACTIE_Pos) /*!< 0x00002000 */
  5271. #define SDIO_MASK_RXACTIE SDIO_MASK_RXACTIE_Msk /*!<Data receive acting interrupt enabled */
  5272. #define SDIO_MASK_TXFIFOHEIE_Pos (14U)
  5273. #define SDIO_MASK_TXFIFOHEIE_Msk (0x1UL << SDIO_MASK_TXFIFOHEIE_Pos) /*!< 0x00004000 */
  5274. #define SDIO_MASK_TXFIFOHEIE SDIO_MASK_TXFIFOHEIE_Msk /*!<Tx FIFO Half Empty interrupt Enable */
  5275. #define SDIO_MASK_RXFIFOHFIE_Pos (15U)
  5276. #define SDIO_MASK_RXFIFOHFIE_Msk (0x1UL << SDIO_MASK_RXFIFOHFIE_Pos) /*!< 0x00008000 */
  5277. #define SDIO_MASK_RXFIFOHFIE SDIO_MASK_RXFIFOHFIE_Msk /*!<Rx FIFO Half Full interrupt Enable */
  5278. #define SDIO_MASK_TXFIFOFIE_Pos (16U)
  5279. #define SDIO_MASK_TXFIFOFIE_Msk (0x1UL << SDIO_MASK_TXFIFOFIE_Pos) /*!< 0x00010000 */
  5280. #define SDIO_MASK_TXFIFOFIE SDIO_MASK_TXFIFOFIE_Msk /*!<Tx FIFO Full interrupt Enable */
  5281. #define SDIO_MASK_RXFIFOFIE_Pos (17U)
  5282. #define SDIO_MASK_RXFIFOFIE_Msk (0x1UL << SDIO_MASK_RXFIFOFIE_Pos) /*!< 0x00020000 */
  5283. #define SDIO_MASK_RXFIFOFIE SDIO_MASK_RXFIFOFIE_Msk /*!<Rx FIFO Full interrupt Enable */
  5284. #define SDIO_MASK_TXFIFOEIE_Pos (18U)
  5285. #define SDIO_MASK_TXFIFOEIE_Msk (0x1UL << SDIO_MASK_TXFIFOEIE_Pos) /*!< 0x00040000 */
  5286. #define SDIO_MASK_TXFIFOEIE SDIO_MASK_TXFIFOEIE_Msk /*!<Tx FIFO Empty interrupt Enable */
  5287. #define SDIO_MASK_RXFIFOEIE_Pos (19U)
  5288. #define SDIO_MASK_RXFIFOEIE_Msk (0x1UL << SDIO_MASK_RXFIFOEIE_Pos) /*!< 0x00080000 */
  5289. #define SDIO_MASK_RXFIFOEIE SDIO_MASK_RXFIFOEIE_Msk /*!<Rx FIFO Empty interrupt Enable */
  5290. #define SDIO_MASK_TXDAVLIE_Pos (20U)
  5291. #define SDIO_MASK_TXDAVLIE_Msk (0x1UL << SDIO_MASK_TXDAVLIE_Pos) /*!< 0x00100000 */
  5292. #define SDIO_MASK_TXDAVLIE SDIO_MASK_TXDAVLIE_Msk /*!<Data available in Tx FIFO interrupt Enable */
  5293. #define SDIO_MASK_RXDAVLIE_Pos (21U)
  5294. #define SDIO_MASK_RXDAVLIE_Msk (0x1UL << SDIO_MASK_RXDAVLIE_Pos) /*!< 0x00200000 */
  5295. #define SDIO_MASK_RXDAVLIE SDIO_MASK_RXDAVLIE_Msk /*!<Data available in Rx FIFO interrupt Enable */
  5296. #define SDIO_MASK_SDIOITIE_Pos (22U)
  5297. #define SDIO_MASK_SDIOITIE_Msk (0x1UL << SDIO_MASK_SDIOITIE_Pos) /*!< 0x00400000 */
  5298. #define SDIO_MASK_SDIOITIE SDIO_MASK_SDIOITIE_Msk /*!<SDIO Mode Interrupt Received interrupt Enable */
  5299. #define SDIO_MASK_CEATAENDIE_Pos (23U)
  5300. #define SDIO_MASK_CEATAENDIE_Msk (0x1UL << SDIO_MASK_CEATAENDIE_Pos) /*!< 0x00800000 */
  5301. #define SDIO_MASK_CEATAENDIE SDIO_MASK_CEATAENDIE_Msk /*!<CE-ATA command completion signal received Interrupt Enable */
  5302. /***************** Bit definition for SDIO_FIFOCNT register *****************/
  5303. #define SDIO_FIFOCNT_FIFOCOUNT_Pos (0U)
  5304. #define SDIO_FIFOCNT_FIFOCOUNT_Msk (0xFFFFFFUL << SDIO_FIFOCNT_FIFOCOUNT_Pos) /*!< 0x00FFFFFF */
  5305. #define SDIO_FIFOCNT_FIFOCOUNT SDIO_FIFOCNT_FIFOCOUNT_Msk /*!<Remaining number of words to be written to or read from the FIFO */
  5306. /****************** Bit definition for SDIO_FIFO register *******************/
  5307. #define SDIO_FIFO_FIFODATA_Pos (0U)
  5308. #define SDIO_FIFO_FIFODATA_Msk (0xFFFFFFFFUL << SDIO_FIFO_FIFODATA_Pos) /*!< 0xFFFFFFFF */
  5309. #define SDIO_FIFO_FIFODATA SDIO_FIFO_FIFODATA_Msk /*!<Receive and transmit FIFO data */
  5310. /******************************************************************************/
  5311. /* */
  5312. /* Serial Peripheral Interface */
  5313. /* */
  5314. /******************************************************************************/
  5315. #define SPI_I2S_FULLDUPLEX_SUPPORT /*!< I2S Full-Duplex support */
  5316. /******************* Bit definition for SPI_CR1 register ********************/
  5317. #define SPI_CR1_CPHA_Pos (0U)
  5318. #define SPI_CR1_CPHA_Msk (0x1UL << SPI_CR1_CPHA_Pos) /*!< 0x00000001 */
  5319. #define SPI_CR1_CPHA SPI_CR1_CPHA_Msk /*!<Clock Phase */
  5320. #define SPI_CR1_CPOL_Pos (1U)
  5321. #define SPI_CR1_CPOL_Msk (0x1UL << SPI_CR1_CPOL_Pos) /*!< 0x00000002 */
  5322. #define SPI_CR1_CPOL SPI_CR1_CPOL_Msk /*!<Clock Polarity */
  5323. #define SPI_CR1_MSTR_Pos (2U)
  5324. #define SPI_CR1_MSTR_Msk (0x1UL << SPI_CR1_MSTR_Pos) /*!< 0x00000004 */
  5325. #define SPI_CR1_MSTR SPI_CR1_MSTR_Msk /*!<Master Selection */
  5326. #define SPI_CR1_BR_Pos (3U)
  5327. #define SPI_CR1_BR_Msk (0x7UL << SPI_CR1_BR_Pos) /*!< 0x00000038 */
  5328. #define SPI_CR1_BR SPI_CR1_BR_Msk /*!<BR[2:0] bits (Baud Rate Control) */
  5329. #define SPI_CR1_BR_0 (0x1UL << SPI_CR1_BR_Pos) /*!< 0x00000008 */
  5330. #define SPI_CR1_BR_1 (0x2UL << SPI_CR1_BR_Pos) /*!< 0x00000010 */
  5331. #define SPI_CR1_BR_2 (0x4UL << SPI_CR1_BR_Pos) /*!< 0x00000020 */
  5332. #define SPI_CR1_SPE_Pos (6U)
  5333. #define SPI_CR1_SPE_Msk (0x1UL << SPI_CR1_SPE_Pos) /*!< 0x00000040 */
  5334. #define SPI_CR1_SPE SPI_CR1_SPE_Msk /*!<SPI Enable */
  5335. #define SPI_CR1_LSBFIRST_Pos (7U)
  5336. #define SPI_CR1_LSBFIRST_Msk (0x1UL << SPI_CR1_LSBFIRST_Pos) /*!< 0x00000080 */
  5337. #define SPI_CR1_LSBFIRST SPI_CR1_LSBFIRST_Msk /*!<Frame Format */
  5338. #define SPI_CR1_SSI_Pos (8U)
  5339. #define SPI_CR1_SSI_Msk (0x1UL << SPI_CR1_SSI_Pos) /*!< 0x00000100 */
  5340. #define SPI_CR1_SSI SPI_CR1_SSI_Msk /*!<Internal slave select */
  5341. #define SPI_CR1_SSM_Pos (9U)
  5342. #define SPI_CR1_SSM_Msk (0x1UL << SPI_CR1_SSM_Pos) /*!< 0x00000200 */
  5343. #define SPI_CR1_SSM SPI_CR1_SSM_Msk /*!<Software slave management */
  5344. #define SPI_CR1_RXONLY_Pos (10U)
  5345. #define SPI_CR1_RXONLY_Msk (0x1UL << SPI_CR1_RXONLY_Pos) /*!< 0x00000400 */
  5346. #define SPI_CR1_RXONLY SPI_CR1_RXONLY_Msk /*!<Receive only */
  5347. #define SPI_CR1_DFF_Pos (11U)
  5348. #define SPI_CR1_DFF_Msk (0x1UL << SPI_CR1_DFF_Pos) /*!< 0x00000800 */
  5349. #define SPI_CR1_DFF SPI_CR1_DFF_Msk /*!<Data Frame Format */
  5350. #define SPI_CR1_CRCNEXT_Pos (12U)
  5351. #define SPI_CR1_CRCNEXT_Msk (0x1UL << SPI_CR1_CRCNEXT_Pos) /*!< 0x00001000 */
  5352. #define SPI_CR1_CRCNEXT SPI_CR1_CRCNEXT_Msk /*!<Transmit CRC next */
  5353. #define SPI_CR1_CRCEN_Pos (13U)
  5354. #define SPI_CR1_CRCEN_Msk (0x1UL << SPI_CR1_CRCEN_Pos) /*!< 0x00002000 */
  5355. #define SPI_CR1_CRCEN SPI_CR1_CRCEN_Msk /*!<Hardware CRC calculation enable */
  5356. #define SPI_CR1_BIDIOE_Pos (14U)
  5357. #define SPI_CR1_BIDIOE_Msk (0x1UL << SPI_CR1_BIDIOE_Pos) /*!< 0x00004000 */
  5358. #define SPI_CR1_BIDIOE SPI_CR1_BIDIOE_Msk /*!<Output enable in bidirectional mode */
  5359. #define SPI_CR1_BIDIMODE_Pos (15U)
  5360. #define SPI_CR1_BIDIMODE_Msk (0x1UL << SPI_CR1_BIDIMODE_Pos) /*!< 0x00008000 */
  5361. #define SPI_CR1_BIDIMODE SPI_CR1_BIDIMODE_Msk /*!<Bidirectional data mode enable */
  5362. /******************* Bit definition for SPI_CR2 register ********************/
  5363. #define SPI_CR2_RXDMAEN_Pos (0U)
  5364. #define SPI_CR2_RXDMAEN_Msk (0x1UL << SPI_CR2_RXDMAEN_Pos) /*!< 0x00000001 */
  5365. #define SPI_CR2_RXDMAEN SPI_CR2_RXDMAEN_Msk /*!<Rx Buffer DMA Enable */
  5366. #define SPI_CR2_TXDMAEN_Pos (1U)
  5367. #define SPI_CR2_TXDMAEN_Msk (0x1UL << SPI_CR2_TXDMAEN_Pos) /*!< 0x00000002 */
  5368. #define SPI_CR2_TXDMAEN SPI_CR2_TXDMAEN_Msk /*!<Tx Buffer DMA Enable */
  5369. #define SPI_CR2_SSOE_Pos (2U)
  5370. #define SPI_CR2_SSOE_Msk (0x1UL << SPI_CR2_SSOE_Pos) /*!< 0x00000004 */
  5371. #define SPI_CR2_SSOE SPI_CR2_SSOE_Msk /*!<SS Output Enable */
  5372. #define SPI_CR2_FRF_Pos (4U)
  5373. #define SPI_CR2_FRF_Msk (0x1UL << SPI_CR2_FRF_Pos) /*!< 0x00000010 */
  5374. #define SPI_CR2_FRF SPI_CR2_FRF_Msk /*!<Frame Format */
  5375. #define SPI_CR2_ERRIE_Pos (5U)
  5376. #define SPI_CR2_ERRIE_Msk (0x1UL << SPI_CR2_ERRIE_Pos) /*!< 0x00000020 */
  5377. #define SPI_CR2_ERRIE SPI_CR2_ERRIE_Msk /*!<Error Interrupt Enable */
  5378. #define SPI_CR2_RXNEIE_Pos (6U)
  5379. #define SPI_CR2_RXNEIE_Msk (0x1UL << SPI_CR2_RXNEIE_Pos) /*!< 0x00000040 */
  5380. #define SPI_CR2_RXNEIE SPI_CR2_RXNEIE_Msk /*!<RX buffer Not Empty Interrupt Enable */
  5381. #define SPI_CR2_TXEIE_Pos (7U)
  5382. #define SPI_CR2_TXEIE_Msk (0x1UL << SPI_CR2_TXEIE_Pos) /*!< 0x00000080 */
  5383. #define SPI_CR2_TXEIE SPI_CR2_TXEIE_Msk /*!<Tx buffer Empty Interrupt Enable */
  5384. /******************** Bit definition for SPI_SR register ********************/
  5385. #define SPI_SR_RXNE_Pos (0U)
  5386. #define SPI_SR_RXNE_Msk (0x1UL << SPI_SR_RXNE_Pos) /*!< 0x00000001 */
  5387. #define SPI_SR_RXNE SPI_SR_RXNE_Msk /*!<Receive buffer Not Empty */
  5388. #define SPI_SR_TXE_Pos (1U)
  5389. #define SPI_SR_TXE_Msk (0x1UL << SPI_SR_TXE_Pos) /*!< 0x00000002 */
  5390. #define SPI_SR_TXE SPI_SR_TXE_Msk /*!<Transmit buffer Empty */
  5391. #define SPI_SR_CHSIDE_Pos (2U)
  5392. #define SPI_SR_CHSIDE_Msk (0x1UL << SPI_SR_CHSIDE_Pos) /*!< 0x00000004 */
  5393. #define SPI_SR_CHSIDE SPI_SR_CHSIDE_Msk /*!<Channel side */
  5394. #define SPI_SR_UDR_Pos (3U)
  5395. #define SPI_SR_UDR_Msk (0x1UL << SPI_SR_UDR_Pos) /*!< 0x00000008 */
  5396. #define SPI_SR_UDR SPI_SR_UDR_Msk /*!<Underrun flag */
  5397. #define SPI_SR_CRCERR_Pos (4U)
  5398. #define SPI_SR_CRCERR_Msk (0x1UL << SPI_SR_CRCERR_Pos) /*!< 0x00000010 */
  5399. #define SPI_SR_CRCERR SPI_SR_CRCERR_Msk /*!<CRC Error flag */
  5400. #define SPI_SR_MODF_Pos (5U)
  5401. #define SPI_SR_MODF_Msk (0x1UL << SPI_SR_MODF_Pos) /*!< 0x00000020 */
  5402. #define SPI_SR_MODF SPI_SR_MODF_Msk /*!<Mode fault */
  5403. #define SPI_SR_OVR_Pos (6U)
  5404. #define SPI_SR_OVR_Msk (0x1UL << SPI_SR_OVR_Pos) /*!< 0x00000040 */
  5405. #define SPI_SR_OVR SPI_SR_OVR_Msk /*!<Overrun flag */
  5406. #define SPI_SR_BSY_Pos (7U)
  5407. #define SPI_SR_BSY_Msk (0x1UL << SPI_SR_BSY_Pos) /*!< 0x00000080 */
  5408. #define SPI_SR_BSY SPI_SR_BSY_Msk /*!<Busy flag */
  5409. #define SPI_SR_FRE_Pos (8U)
  5410. #define SPI_SR_FRE_Msk (0x1UL << SPI_SR_FRE_Pos) /*!< 0x00000100 */
  5411. #define SPI_SR_FRE SPI_SR_FRE_Msk /*!<Frame format error flag */
  5412. /******************** Bit definition for SPI_DR register ********************/
  5413. #define SPI_DR_DR_Pos (0U)
  5414. #define SPI_DR_DR_Msk (0xFFFFUL << SPI_DR_DR_Pos) /*!< 0x0000FFFF */
  5415. #define SPI_DR_DR SPI_DR_DR_Msk /*!<Data Register */
  5416. /******************* Bit definition for SPI_CRCPR register ******************/
  5417. #define SPI_CRCPR_CRCPOLY_Pos (0U)
  5418. #define SPI_CRCPR_CRCPOLY_Msk (0xFFFFUL << SPI_CRCPR_CRCPOLY_Pos) /*!< 0x0000FFFF */
  5419. #define SPI_CRCPR_CRCPOLY SPI_CRCPR_CRCPOLY_Msk /*!<CRC polynomial register */
  5420. /****************** Bit definition for SPI_RXCRCR register ******************/
  5421. #define SPI_RXCRCR_RXCRC_Pos (0U)
  5422. #define SPI_RXCRCR_RXCRC_Msk (0xFFFFUL << SPI_RXCRCR_RXCRC_Pos) /*!< 0x0000FFFF */
  5423. #define SPI_RXCRCR_RXCRC SPI_RXCRCR_RXCRC_Msk /*!<Rx CRC Register */
  5424. /****************** Bit definition for SPI_TXCRCR register ******************/
  5425. #define SPI_TXCRCR_TXCRC_Pos (0U)
  5426. #define SPI_TXCRCR_TXCRC_Msk (0xFFFFUL << SPI_TXCRCR_TXCRC_Pos) /*!< 0x0000FFFF */
  5427. #define SPI_TXCRCR_TXCRC SPI_TXCRCR_TXCRC_Msk /*!<Tx CRC Register */
  5428. /****************** Bit definition for SPI_I2SCFGR register *****************/
  5429. #define SPI_I2SCFGR_CHLEN_Pos (0U)
  5430. #define SPI_I2SCFGR_CHLEN_Msk (0x1UL << SPI_I2SCFGR_CHLEN_Pos) /*!< 0x00000001 */
  5431. #define SPI_I2SCFGR_CHLEN SPI_I2SCFGR_CHLEN_Msk /*!<Channel length (number of bits per audio channel) */
  5432. #define SPI_I2SCFGR_DATLEN_Pos (1U)
  5433. #define SPI_I2SCFGR_DATLEN_Msk (0x3UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000006 */
  5434. #define SPI_I2SCFGR_DATLEN SPI_I2SCFGR_DATLEN_Msk /*!<DATLEN[1:0] bits (Data length to be transferred) */
  5435. #define SPI_I2SCFGR_DATLEN_0 (0x1UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000002 */
  5436. #define SPI_I2SCFGR_DATLEN_1 (0x2UL << SPI_I2SCFGR_DATLEN_Pos) /*!< 0x00000004 */
  5437. #define SPI_I2SCFGR_CKPOL_Pos (3U)
  5438. #define SPI_I2SCFGR_CKPOL_Msk (0x1UL << SPI_I2SCFGR_CKPOL_Pos) /*!< 0x00000008 */
  5439. #define SPI_I2SCFGR_CKPOL SPI_I2SCFGR_CKPOL_Msk /*!<steady state clock polarity */
  5440. #define SPI_I2SCFGR_I2SSTD_Pos (4U)
  5441. #define SPI_I2SCFGR_I2SSTD_Msk (0x3UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000030 */
  5442. #define SPI_I2SCFGR_I2SSTD SPI_I2SCFGR_I2SSTD_Msk /*!<I2SSTD[1:0] bits (I2S standard selection) */
  5443. #define SPI_I2SCFGR_I2SSTD_0 (0x1UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000010 */
  5444. #define SPI_I2SCFGR_I2SSTD_1 (0x2UL << SPI_I2SCFGR_I2SSTD_Pos) /*!< 0x00000020 */
  5445. #define SPI_I2SCFGR_PCMSYNC_Pos (7U)
  5446. #define SPI_I2SCFGR_PCMSYNC_Msk (0x1UL << SPI_I2SCFGR_PCMSYNC_Pos) /*!< 0x00000080 */
  5447. #define SPI_I2SCFGR_PCMSYNC SPI_I2SCFGR_PCMSYNC_Msk /*!<PCM frame synchronization */
  5448. #define SPI_I2SCFGR_I2SCFG_Pos (8U)
  5449. #define SPI_I2SCFGR_I2SCFG_Msk (0x3UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000300 */
  5450. #define SPI_I2SCFGR_I2SCFG SPI_I2SCFGR_I2SCFG_Msk /*!<I2SCFG[1:0] bits (I2S configuration mode) */
  5451. #define SPI_I2SCFGR_I2SCFG_0 (0x1UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000100 */
  5452. #define SPI_I2SCFGR_I2SCFG_1 (0x2UL << SPI_I2SCFGR_I2SCFG_Pos) /*!< 0x00000200 */
  5453. #define SPI_I2SCFGR_I2SE_Pos (10U)
  5454. #define SPI_I2SCFGR_I2SE_Msk (0x1UL << SPI_I2SCFGR_I2SE_Pos) /*!< 0x00000400 */
  5455. #define SPI_I2SCFGR_I2SE SPI_I2SCFGR_I2SE_Msk /*!<I2S Enable */
  5456. #define SPI_I2SCFGR_I2SMOD_Pos (11U)
  5457. #define SPI_I2SCFGR_I2SMOD_Msk (0x1UL << SPI_I2SCFGR_I2SMOD_Pos) /*!< 0x00000800 */
  5458. #define SPI_I2SCFGR_I2SMOD SPI_I2SCFGR_I2SMOD_Msk /*!<I2S mode selection */
  5459. /****************** Bit definition for SPI_I2SPR register *******************/
  5460. #define SPI_I2SPR_I2SDIV_Pos (0U)
  5461. #define SPI_I2SPR_I2SDIV_Msk (0xFFUL << SPI_I2SPR_I2SDIV_Pos) /*!< 0x000000FF */
  5462. #define SPI_I2SPR_I2SDIV SPI_I2SPR_I2SDIV_Msk /*!<I2S Linear prescaler */
  5463. #define SPI_I2SPR_ODD_Pos (8U)
  5464. #define SPI_I2SPR_ODD_Msk (0x1UL << SPI_I2SPR_ODD_Pos) /*!< 0x00000100 */
  5465. #define SPI_I2SPR_ODD SPI_I2SPR_ODD_Msk /*!<Odd factor for the prescaler */
  5466. #define SPI_I2SPR_MCKOE_Pos (9U)
  5467. #define SPI_I2SPR_MCKOE_Msk (0x1UL << SPI_I2SPR_MCKOE_Pos) /*!< 0x00000200 */
  5468. #define SPI_I2SPR_MCKOE SPI_I2SPR_MCKOE_Msk /*!<Master Clock Output Enable */
  5469. /******************************************************************************/
  5470. /* */
  5471. /* SYSCFG */
  5472. /* */
  5473. /******************************************************************************/
  5474. /****************** Bit definition for SYSCFG_MEMRMP register ***************/
  5475. #define SYSCFG_MEMRMP_MEM_MODE_Pos (0U)
  5476. #define SYSCFG_MEMRMP_MEM_MODE_Msk (0x3UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000003 */
  5477. #define SYSCFG_MEMRMP_MEM_MODE SYSCFG_MEMRMP_MEM_MODE_Msk /*!< SYSCFG_Memory Remap Config */
  5478. #define SYSCFG_MEMRMP_MEM_MODE_0 (0x1UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000001 */
  5479. #define SYSCFG_MEMRMP_MEM_MODE_1 (0x2UL << SYSCFG_MEMRMP_MEM_MODE_Pos) /*!< 0x00000002 */
  5480. /****************** Bit definition for SYSCFG_PMC register ******************/
  5481. #define SYSCFG_PMC_ADC1DC2_Pos (16U)
  5482. #define SYSCFG_PMC_ADC1DC2_Msk (0x1UL << SYSCFG_PMC_ADC1DC2_Pos) /*!< 0x00010000 */
  5483. #define SYSCFG_PMC_ADC1DC2 SYSCFG_PMC_ADC1DC2_Msk /*!< Refer to AN4073 on how to use this bit */
  5484. /***************** Bit definition for SYSCFG_EXTICR1 register ***************/
  5485. #define SYSCFG_EXTICR1_EXTI0_Pos (0U)
  5486. #define SYSCFG_EXTICR1_EXTI0_Msk (0xFUL << SYSCFG_EXTICR1_EXTI0_Pos) /*!< 0x0000000F */
  5487. #define SYSCFG_EXTICR1_EXTI0 SYSCFG_EXTICR1_EXTI0_Msk /*!<EXTI 0 configuration */
  5488. #define SYSCFG_EXTICR1_EXTI1_Pos (4U)
  5489. #define SYSCFG_EXTICR1_EXTI1_Msk (0xFUL << SYSCFG_EXTICR1_EXTI1_Pos) /*!< 0x000000F0 */
  5490. #define SYSCFG_EXTICR1_EXTI1 SYSCFG_EXTICR1_EXTI1_Msk /*!<EXTI 1 configuration */
  5491. #define SYSCFG_EXTICR1_EXTI2_Pos (8U)
  5492. #define SYSCFG_EXTICR1_EXTI2_Msk (0xFUL << SYSCFG_EXTICR1_EXTI2_Pos) /*!< 0x00000F00 */
  5493. #define SYSCFG_EXTICR1_EXTI2 SYSCFG_EXTICR1_EXTI2_Msk /*!<EXTI 2 configuration */
  5494. #define SYSCFG_EXTICR1_EXTI3_Pos (12U)
  5495. #define SYSCFG_EXTICR1_EXTI3_Msk (0xFUL << SYSCFG_EXTICR1_EXTI3_Pos) /*!< 0x0000F000 */
  5496. #define SYSCFG_EXTICR1_EXTI3 SYSCFG_EXTICR1_EXTI3_Msk /*!<EXTI 3 configuration */
  5497. /**
  5498. * @brief EXTI0 configuration
  5499. */
  5500. #define SYSCFG_EXTICR1_EXTI0_PA 0x0000U /*!<PA[0] pin */
  5501. #define SYSCFG_EXTICR1_EXTI0_PB 0x0001U /*!<PB[0] pin */
  5502. #define SYSCFG_EXTICR1_EXTI0_PC 0x0002U /*!<PC[0] pin */
  5503. #define SYSCFG_EXTICR1_EXTI0_PD 0x0003U /*!<PD[0] pin */
  5504. #define SYSCFG_EXTICR1_EXTI0_PE 0x0004U /*!<PE[0] pin */
  5505. #define SYSCFG_EXTICR1_EXTI0_PH 0x0007U /*!<PH[0] pin */
  5506. /**
  5507. * @brief EXTI1 configuration
  5508. */
  5509. #define SYSCFG_EXTICR1_EXTI1_PA 0x0000U /*!<PA[1] pin */
  5510. #define SYSCFG_EXTICR1_EXTI1_PB 0x0010U /*!<PB[1] pin */
  5511. #define SYSCFG_EXTICR1_EXTI1_PC 0x0020U /*!<PC[1] pin */
  5512. #define SYSCFG_EXTICR1_EXTI1_PD 0x0030U /*!<PD[1] pin */
  5513. #define SYSCFG_EXTICR1_EXTI1_PE 0x0040U /*!<PE[1] pin */
  5514. #define SYSCFG_EXTICR1_EXTI1_PH 0x0070U /*!<PH[1] pin */
  5515. /**
  5516. * @brief EXTI2 configuration
  5517. */
  5518. #define SYSCFG_EXTICR1_EXTI2_PA 0x0000U /*!<PA[2] pin */
  5519. #define SYSCFG_EXTICR1_EXTI2_PB 0x0100U /*!<PB[2] pin */
  5520. #define SYSCFG_EXTICR1_EXTI2_PC 0x0200U /*!<PC[2] pin */
  5521. #define SYSCFG_EXTICR1_EXTI2_PD 0x0300U /*!<PD[2] pin */
  5522. #define SYSCFG_EXTICR1_EXTI2_PE 0x0400U /*!<PE[2] pin */
  5523. #define SYSCFG_EXTICR1_EXTI2_PH 0x0700U /*!<PH[2] pin */
  5524. /**
  5525. * @brief EXTI3 configuration
  5526. */
  5527. #define SYSCFG_EXTICR1_EXTI3_PA 0x0000U /*!<PA[3] pin */
  5528. #define SYSCFG_EXTICR1_EXTI3_PB 0x1000U /*!<PB[3] pin */
  5529. #define SYSCFG_EXTICR1_EXTI3_PC 0x2000U /*!<PC[3] pin */
  5530. #define SYSCFG_EXTICR1_EXTI3_PD 0x3000U /*!<PD[3] pin */
  5531. #define SYSCFG_EXTICR1_EXTI3_PE 0x4000U /*!<PE[3] pin */
  5532. #define SYSCFG_EXTICR1_EXTI3_PH 0x7000U /*!<PH[3] pin */
  5533. /***************** Bit definition for SYSCFG_EXTICR2 register ***************/
  5534. #define SYSCFG_EXTICR2_EXTI4_Pos (0U)
  5535. #define SYSCFG_EXTICR2_EXTI4_Msk (0xFUL << SYSCFG_EXTICR2_EXTI4_Pos) /*!< 0x0000000F */
  5536. #define SYSCFG_EXTICR2_EXTI4 SYSCFG_EXTICR2_EXTI4_Msk /*!<EXTI 4 configuration */
  5537. #define SYSCFG_EXTICR2_EXTI5_Pos (4U)
  5538. #define SYSCFG_EXTICR2_EXTI5_Msk (0xFUL << SYSCFG_EXTICR2_EXTI5_Pos) /*!< 0x000000F0 */
  5539. #define SYSCFG_EXTICR2_EXTI5 SYSCFG_EXTICR2_EXTI5_Msk /*!<EXTI 5 configuration */
  5540. #define SYSCFG_EXTICR2_EXTI6_Pos (8U)
  5541. #define SYSCFG_EXTICR2_EXTI6_Msk (0xFUL << SYSCFG_EXTICR2_EXTI6_Pos) /*!< 0x00000F00 */
  5542. #define SYSCFG_EXTICR2_EXTI6 SYSCFG_EXTICR2_EXTI6_Msk /*!<EXTI 6 configuration */
  5543. #define SYSCFG_EXTICR2_EXTI7_Pos (12U)
  5544. #define SYSCFG_EXTICR2_EXTI7_Msk (0xFUL << SYSCFG_EXTICR2_EXTI7_Pos) /*!< 0x0000F000 */
  5545. #define SYSCFG_EXTICR2_EXTI7 SYSCFG_EXTICR2_EXTI7_Msk /*!<EXTI 7 configuration */
  5546. /**
  5547. * @brief EXTI4 configuration
  5548. */
  5549. #define SYSCFG_EXTICR2_EXTI4_PA 0x0000U /*!<PA[4] pin */
  5550. #define SYSCFG_EXTICR2_EXTI4_PB 0x0001U /*!<PB[4] pin */
  5551. #define SYSCFG_EXTICR2_EXTI4_PC 0x0002U /*!<PC[4] pin */
  5552. #define SYSCFG_EXTICR2_EXTI4_PD 0x0003U /*!<PD[4] pin */
  5553. #define SYSCFG_EXTICR2_EXTI4_PE 0x0004U /*!<PE[4] pin */
  5554. #define SYSCFG_EXTICR2_EXTI4_PH 0x0007U /*!<PH[4] pin */
  5555. /**
  5556. * @brief EXTI5 configuration
  5557. */
  5558. #define SYSCFG_EXTICR2_EXTI5_PA 0x0000U /*!<PA[5] pin */
  5559. #define SYSCFG_EXTICR2_EXTI5_PB 0x0010U /*!<PB[5] pin */
  5560. #define SYSCFG_EXTICR2_EXTI5_PC 0x0020U /*!<PC[5] pin */
  5561. #define SYSCFG_EXTICR2_EXTI5_PD 0x0030U /*!<PD[5] pin */
  5562. #define SYSCFG_EXTICR2_EXTI5_PE 0x0040U /*!<PE[5] pin */
  5563. #define SYSCFG_EXTICR2_EXTI5_PH 0x0070U /*!<PH[5] pin */
  5564. /**
  5565. * @brief EXTI6 configuration
  5566. */
  5567. #define SYSCFG_EXTICR2_EXTI6_PA 0x0000U /*!<PA[6] pin */
  5568. #define SYSCFG_EXTICR2_EXTI6_PB 0x0100U /*!<PB[6] pin */
  5569. #define SYSCFG_EXTICR2_EXTI6_PC 0x0200U /*!<PC[6] pin */
  5570. #define SYSCFG_EXTICR2_EXTI6_PD 0x0300U /*!<PD[6] pin */
  5571. #define SYSCFG_EXTICR2_EXTI6_PE 0x0400U /*!<PE[6] pin */
  5572. #define SYSCFG_EXTICR2_EXTI6_PH 0x0700U /*!<PH[6] pin */
  5573. /**
  5574. * @brief EXTI7 configuration
  5575. */
  5576. #define SYSCFG_EXTICR2_EXTI7_PA 0x0000U /*!<PA[7] pin */
  5577. #define SYSCFG_EXTICR2_EXTI7_PB 0x1000U /*!<PB[7] pin */
  5578. #define SYSCFG_EXTICR2_EXTI7_PC 0x2000U /*!<PC[7] pin */
  5579. #define SYSCFG_EXTICR2_EXTI7_PD 0x3000U /*!<PD[7] pin */
  5580. #define SYSCFG_EXTICR2_EXTI7_PE 0x4000U /*!<PE[7] pin */
  5581. #define SYSCFG_EXTICR2_EXTI7_PH 0x7000U /*!<PH[7] pin */
  5582. /***************** Bit definition for SYSCFG_EXTICR3 register ***************/
  5583. #define SYSCFG_EXTICR3_EXTI8_Pos (0U)
  5584. #define SYSCFG_EXTICR3_EXTI8_Msk (0xFUL << SYSCFG_EXTICR3_EXTI8_Pos) /*!< 0x0000000F */
  5585. #define SYSCFG_EXTICR3_EXTI8 SYSCFG_EXTICR3_EXTI8_Msk /*!<EXTI 8 configuration */
  5586. #define SYSCFG_EXTICR3_EXTI9_Pos (4U)
  5587. #define SYSCFG_EXTICR3_EXTI9_Msk (0xFUL << SYSCFG_EXTICR3_EXTI9_Pos) /*!< 0x000000F0 */
  5588. #define SYSCFG_EXTICR3_EXTI9 SYSCFG_EXTICR3_EXTI9_Msk /*!<EXTI 9 configuration */
  5589. #define SYSCFG_EXTICR3_EXTI10_Pos (8U)
  5590. #define SYSCFG_EXTICR3_EXTI10_Msk (0xFUL << SYSCFG_EXTICR3_EXTI10_Pos) /*!< 0x00000F00 */
  5591. #define SYSCFG_EXTICR3_EXTI10 SYSCFG_EXTICR3_EXTI10_Msk /*!<EXTI 10 configuration */
  5592. #define SYSCFG_EXTICR3_EXTI11_Pos (12U)
  5593. #define SYSCFG_EXTICR3_EXTI11_Msk (0xFUL << SYSCFG_EXTICR3_EXTI11_Pos) /*!< 0x0000F000 */
  5594. #define SYSCFG_EXTICR3_EXTI11 SYSCFG_EXTICR3_EXTI11_Msk /*!<EXTI 11 configuration */
  5595. /**
  5596. * @brief EXTI8 configuration
  5597. */
  5598. #define SYSCFG_EXTICR3_EXTI8_PA 0x0000U /*!<PA[8] pin */
  5599. #define SYSCFG_EXTICR3_EXTI8_PB 0x0001U /*!<PB[8] pin */
  5600. #define SYSCFG_EXTICR3_EXTI8_PC 0x0002U /*!<PC[8] pin */
  5601. #define SYSCFG_EXTICR3_EXTI8_PD 0x0003U /*!<PD[8] pin */
  5602. #define SYSCFG_EXTICR3_EXTI8_PE 0x0004U /*!<PE[8] pin */
  5603. #define SYSCFG_EXTICR3_EXTI8_PH 0x0007U /*!<PH[8] pin */
  5604. /**
  5605. * @brief EXTI9 configuration
  5606. */
  5607. #define SYSCFG_EXTICR3_EXTI9_PA 0x0000U /*!<PA[9] pin */
  5608. #define SYSCFG_EXTICR3_EXTI9_PB 0x0010U /*!<PB[9] pin */
  5609. #define SYSCFG_EXTICR3_EXTI9_PC 0x0020U /*!<PC[9] pin */
  5610. #define SYSCFG_EXTICR3_EXTI9_PD 0x0030U /*!<PD[9] pin */
  5611. #define SYSCFG_EXTICR3_EXTI9_PE 0x0040U /*!<PE[9] pin */
  5612. #define SYSCFG_EXTICR3_EXTI9_PH 0x0070U /*!<PH[9] pin */
  5613. /**
  5614. * @brief EXTI10 configuration
  5615. */
  5616. #define SYSCFG_EXTICR3_EXTI10_PA 0x0000U /*!<PA[10] pin */
  5617. #define SYSCFG_EXTICR3_EXTI10_PB 0x0100U /*!<PB[10] pin */
  5618. #define SYSCFG_EXTICR3_EXTI10_PC 0x0200U /*!<PC[10] pin */
  5619. #define SYSCFG_EXTICR3_EXTI10_PD 0x0300U /*!<PD[10] pin */
  5620. #define SYSCFG_EXTICR3_EXTI10_PE 0x0400U /*!<PE[10] pin */
  5621. #define SYSCFG_EXTICR3_EXTI10_PH 0x0700U /*!<PH[10] pin */
  5622. /**
  5623. * @brief EXTI11 configuration
  5624. */
  5625. #define SYSCFG_EXTICR3_EXTI11_PA 0x0000U /*!<PA[11] pin */
  5626. #define SYSCFG_EXTICR3_EXTI11_PB 0x1000U /*!<PB[11] pin */
  5627. #define SYSCFG_EXTICR3_EXTI11_PC 0x2000U /*!<PC[11] pin */
  5628. #define SYSCFG_EXTICR3_EXTI11_PD 0x3000U /*!<PD[11] pin */
  5629. #define SYSCFG_EXTICR3_EXTI11_PE 0x4000U /*!<PE[11] pin */
  5630. #define SYSCFG_EXTICR3_EXTI11_PH 0x7000U /*!<PH[11] pin */
  5631. /***************** Bit definition for SYSCFG_EXTICR4 register ***************/
  5632. #define SYSCFG_EXTICR4_EXTI12_Pos (0U)
  5633. #define SYSCFG_EXTICR4_EXTI12_Msk (0xFUL << SYSCFG_EXTICR4_EXTI12_Pos) /*!< 0x0000000F */
  5634. #define SYSCFG_EXTICR4_EXTI12 SYSCFG_EXTICR4_EXTI12_Msk /*!<EXTI 12 configuration */
  5635. #define SYSCFG_EXTICR4_EXTI13_Pos (4U)
  5636. #define SYSCFG_EXTICR4_EXTI13_Msk (0xFUL << SYSCFG_EXTICR4_EXTI13_Pos) /*!< 0x000000F0 */
  5637. #define SYSCFG_EXTICR4_EXTI13 SYSCFG_EXTICR4_EXTI13_Msk /*!<EXTI 13 configuration */
  5638. #define SYSCFG_EXTICR4_EXTI14_Pos (8U)
  5639. #define SYSCFG_EXTICR4_EXTI14_Msk (0xFUL << SYSCFG_EXTICR4_EXTI14_Pos) /*!< 0x00000F00 */
  5640. #define SYSCFG_EXTICR4_EXTI14 SYSCFG_EXTICR4_EXTI14_Msk /*!<EXTI 14 configuration */
  5641. #define SYSCFG_EXTICR4_EXTI15_Pos (12U)
  5642. #define SYSCFG_EXTICR4_EXTI15_Msk (0xFUL << SYSCFG_EXTICR4_EXTI15_Pos) /*!< 0x0000F000 */
  5643. #define SYSCFG_EXTICR4_EXTI15 SYSCFG_EXTICR4_EXTI15_Msk /*!<EXTI 15 configuration */
  5644. /**
  5645. * @brief EXTI12 configuration
  5646. */
  5647. #define SYSCFG_EXTICR4_EXTI12_PA 0x0000U /*!<PA[12] pin */
  5648. #define SYSCFG_EXTICR4_EXTI12_PB 0x0001U /*!<PB[12] pin */
  5649. #define SYSCFG_EXTICR4_EXTI12_PC 0x0002U /*!<PC[12] pin */
  5650. #define SYSCFG_EXTICR4_EXTI12_PD 0x0003U /*!<PD[12] pin */
  5651. #define SYSCFG_EXTICR4_EXTI12_PE 0x0004U /*!<PE[12] pin */
  5652. #define SYSCFG_EXTICR4_EXTI12_PH 0x0007U /*!<PH[12] pin */
  5653. /**
  5654. * @brief EXTI13 configuration
  5655. */
  5656. #define SYSCFG_EXTICR4_EXTI13_PA 0x0000U /*!<PA[13] pin */
  5657. #define SYSCFG_EXTICR4_EXTI13_PB 0x0010U /*!<PB[13] pin */
  5658. #define SYSCFG_EXTICR4_EXTI13_PC 0x0020U /*!<PC[13] pin */
  5659. #define SYSCFG_EXTICR4_EXTI13_PD 0x0030U /*!<PD[13] pin */
  5660. #define SYSCFG_EXTICR4_EXTI13_PE 0x0040U /*!<PE[13] pin */
  5661. #define SYSCFG_EXTICR4_EXTI13_PH 0x0070U /*!<PH[13] pin */
  5662. /**
  5663. * @brief EXTI14 configuration
  5664. */
  5665. #define SYSCFG_EXTICR4_EXTI14_PA 0x0000U /*!<PA[14] pin */
  5666. #define SYSCFG_EXTICR4_EXTI14_PB 0x0100U /*!<PB[14] pin */
  5667. #define SYSCFG_EXTICR4_EXTI14_PC 0x0200U /*!<PC[14] pin */
  5668. #define SYSCFG_EXTICR4_EXTI14_PD 0x0300U /*!<PD[14] pin */
  5669. #define SYSCFG_EXTICR4_EXTI14_PE 0x0400U /*!<PE[14] pin */
  5670. #define SYSCFG_EXTICR4_EXTI14_PH 0x0700U /*!<PH[14] pin */
  5671. /**
  5672. * @brief EXTI15 configuration
  5673. */
  5674. #define SYSCFG_EXTICR4_EXTI15_PA 0x0000U /*!<PA[15] pin */
  5675. #define SYSCFG_EXTICR4_EXTI15_PB 0x1000U /*!<PB[15] pin */
  5676. #define SYSCFG_EXTICR4_EXTI15_PC 0x2000U /*!<PC[15] pin */
  5677. #define SYSCFG_EXTICR4_EXTI15_PD 0x3000U /*!<PD[15] pin */
  5678. #define SYSCFG_EXTICR4_EXTI15_PE 0x4000U /*!<PE[15] pin */
  5679. #define SYSCFG_EXTICR4_EXTI15_PH 0x7000U /*!<PH[15] pin */
  5680. /****************** Bit definition for SYSCFG_CMPCR register ****************/
  5681. #define SYSCFG_CMPCR_CMP_PD_Pos (0U)
  5682. #define SYSCFG_CMPCR_CMP_PD_Msk (0x1UL << SYSCFG_CMPCR_CMP_PD_Pos) /*!< 0x00000001 */
  5683. #define SYSCFG_CMPCR_CMP_PD SYSCFG_CMPCR_CMP_PD_Msk /*!<Compensation cell ready flag */
  5684. #define SYSCFG_CMPCR_READY_Pos (8U)
  5685. #define SYSCFG_CMPCR_READY_Msk (0x1UL << SYSCFG_CMPCR_READY_Pos) /*!< 0x00000100 */
  5686. #define SYSCFG_CMPCR_READY SYSCFG_CMPCR_READY_Msk /*!<Compensation cell power-down */
  5687. /******************************************************************************/
  5688. /* */
  5689. /* TIM */
  5690. /* */
  5691. /******************************************************************************/
  5692. /******************* Bit definition for TIM_CR1 register ********************/
  5693. #define TIM_CR1_CEN_Pos (0U)
  5694. #define TIM_CR1_CEN_Msk (0x1UL << TIM_CR1_CEN_Pos) /*!< 0x00000001 */
  5695. #define TIM_CR1_CEN TIM_CR1_CEN_Msk /*!<Counter enable */
  5696. #define TIM_CR1_UDIS_Pos (1U)
  5697. #define TIM_CR1_UDIS_Msk (0x1UL << TIM_CR1_UDIS_Pos) /*!< 0x00000002 */
  5698. #define TIM_CR1_UDIS TIM_CR1_UDIS_Msk /*!<Update disable */
  5699. #define TIM_CR1_URS_Pos (2U)
  5700. #define TIM_CR1_URS_Msk (0x1UL << TIM_CR1_URS_Pos) /*!< 0x00000004 */
  5701. #define TIM_CR1_URS TIM_CR1_URS_Msk /*!<Update request source */
  5702. #define TIM_CR1_OPM_Pos (3U)
  5703. #define TIM_CR1_OPM_Msk (0x1UL << TIM_CR1_OPM_Pos) /*!< 0x00000008 */
  5704. #define TIM_CR1_OPM TIM_CR1_OPM_Msk /*!<One pulse mode */
  5705. #define TIM_CR1_DIR_Pos (4U)
  5706. #define TIM_CR1_DIR_Msk (0x1UL << TIM_CR1_DIR_Pos) /*!< 0x00000010 */
  5707. #define TIM_CR1_DIR TIM_CR1_DIR_Msk /*!<Direction */
  5708. #define TIM_CR1_CMS_Pos (5U)
  5709. #define TIM_CR1_CMS_Msk (0x3UL << TIM_CR1_CMS_Pos) /*!< 0x00000060 */
  5710. #define TIM_CR1_CMS TIM_CR1_CMS_Msk /*!<CMS[1:0] bits (Center-aligned mode selection) */
  5711. #define TIM_CR1_CMS_0 (0x1UL << TIM_CR1_CMS_Pos) /*!< 0x0020 */
  5712. #define TIM_CR1_CMS_1 (0x2UL << TIM_CR1_CMS_Pos) /*!< 0x0040 */
  5713. #define TIM_CR1_ARPE_Pos (7U)
  5714. #define TIM_CR1_ARPE_Msk (0x1UL << TIM_CR1_ARPE_Pos) /*!< 0x00000080 */
  5715. #define TIM_CR1_ARPE TIM_CR1_ARPE_Msk /*!<Auto-reload preload enable */
  5716. #define TIM_CR1_CKD_Pos (8U)
  5717. #define TIM_CR1_CKD_Msk (0x3UL << TIM_CR1_CKD_Pos) /*!< 0x00000300 */
  5718. #define TIM_CR1_CKD TIM_CR1_CKD_Msk /*!<CKD[1:0] bits (clock division) */
  5719. #define TIM_CR1_CKD_0 (0x1UL << TIM_CR1_CKD_Pos) /*!< 0x0100 */
  5720. #define TIM_CR1_CKD_1 (0x2UL << TIM_CR1_CKD_Pos) /*!< 0x0200 */
  5721. /******************* Bit definition for TIM_CR2 register ********************/
  5722. #define TIM_CR2_CCPC_Pos (0U)
  5723. #define TIM_CR2_CCPC_Msk (0x1UL << TIM_CR2_CCPC_Pos) /*!< 0x00000001 */
  5724. #define TIM_CR2_CCPC TIM_CR2_CCPC_Msk /*!<Capture/Compare Preloaded Control */
  5725. #define TIM_CR2_CCUS_Pos (2U)
  5726. #define TIM_CR2_CCUS_Msk (0x1UL << TIM_CR2_CCUS_Pos) /*!< 0x00000004 */
  5727. #define TIM_CR2_CCUS TIM_CR2_CCUS_Msk /*!<Capture/Compare Control Update Selection */
  5728. #define TIM_CR2_CCDS_Pos (3U)
  5729. #define TIM_CR2_CCDS_Msk (0x1UL << TIM_CR2_CCDS_Pos) /*!< 0x00000008 */
  5730. #define TIM_CR2_CCDS TIM_CR2_CCDS_Msk /*!<Capture/Compare DMA Selection */
  5731. #define TIM_CR2_MMS_Pos (4U)
  5732. #define TIM_CR2_MMS_Msk (0x7UL << TIM_CR2_MMS_Pos) /*!< 0x00000070 */
  5733. #define TIM_CR2_MMS TIM_CR2_MMS_Msk /*!<MMS[2:0] bits (Master Mode Selection) */
  5734. #define TIM_CR2_MMS_0 (0x1UL << TIM_CR2_MMS_Pos) /*!< 0x0010 */
  5735. #define TIM_CR2_MMS_1 (0x2UL << TIM_CR2_MMS_Pos) /*!< 0x0020 */
  5736. #define TIM_CR2_MMS_2 (0x4UL << TIM_CR2_MMS_Pos) /*!< 0x0040 */
  5737. #define TIM_CR2_TI1S_Pos (7U)
  5738. #define TIM_CR2_TI1S_Msk (0x1UL << TIM_CR2_TI1S_Pos) /*!< 0x00000080 */
  5739. #define TIM_CR2_TI1S TIM_CR2_TI1S_Msk /*!<TI1 Selection */
  5740. #define TIM_CR2_OIS1_Pos (8U)
  5741. #define TIM_CR2_OIS1_Msk (0x1UL << TIM_CR2_OIS1_Pos) /*!< 0x00000100 */
  5742. #define TIM_CR2_OIS1 TIM_CR2_OIS1_Msk /*!<Output Idle state 1 (OC1 output) */
  5743. #define TIM_CR2_OIS1N_Pos (9U)
  5744. #define TIM_CR2_OIS1N_Msk (0x1UL << TIM_CR2_OIS1N_Pos) /*!< 0x00000200 */
  5745. #define TIM_CR2_OIS1N TIM_CR2_OIS1N_Msk /*!<Output Idle state 1 (OC1N output) */
  5746. #define TIM_CR2_OIS2_Pos (10U)
  5747. #define TIM_CR2_OIS2_Msk (0x1UL << TIM_CR2_OIS2_Pos) /*!< 0x00000400 */
  5748. #define TIM_CR2_OIS2 TIM_CR2_OIS2_Msk /*!<Output Idle state 2 (OC2 output) */
  5749. #define TIM_CR2_OIS2N_Pos (11U)
  5750. #define TIM_CR2_OIS2N_Msk (0x1UL << TIM_CR2_OIS2N_Pos) /*!< 0x00000800 */
  5751. #define TIM_CR2_OIS2N TIM_CR2_OIS2N_Msk /*!<Output Idle state 2 (OC2N output) */
  5752. #define TIM_CR2_OIS3_Pos (12U)
  5753. #define TIM_CR2_OIS3_Msk (0x1UL << TIM_CR2_OIS3_Pos) /*!< 0x00001000 */
  5754. #define TIM_CR2_OIS3 TIM_CR2_OIS3_Msk /*!<Output Idle state 3 (OC3 output) */
  5755. #define TIM_CR2_OIS3N_Pos (13U)
  5756. #define TIM_CR2_OIS3N_Msk (0x1UL << TIM_CR2_OIS3N_Pos) /*!< 0x00002000 */
  5757. #define TIM_CR2_OIS3N TIM_CR2_OIS3N_Msk /*!<Output Idle state 3 (OC3N output) */
  5758. #define TIM_CR2_OIS4_Pos (14U)
  5759. #define TIM_CR2_OIS4_Msk (0x1UL << TIM_CR2_OIS4_Pos) /*!< 0x00004000 */
  5760. #define TIM_CR2_OIS4 TIM_CR2_OIS4_Msk /*!<Output Idle state 4 (OC4 output) */
  5761. /******************* Bit definition for TIM_SMCR register *******************/
  5762. #define TIM_SMCR_SMS_Pos (0U)
  5763. #define TIM_SMCR_SMS_Msk (0x7UL << TIM_SMCR_SMS_Pos) /*!< 0x00000007 */
  5764. #define TIM_SMCR_SMS TIM_SMCR_SMS_Msk /*!<SMS[2:0] bits (Slave mode selection) */
  5765. #define TIM_SMCR_SMS_0 (0x1UL << TIM_SMCR_SMS_Pos) /*!< 0x0001 */
  5766. #define TIM_SMCR_SMS_1 (0x2UL << TIM_SMCR_SMS_Pos) /*!< 0x0002 */
  5767. #define TIM_SMCR_SMS_2 (0x4UL << TIM_SMCR_SMS_Pos) /*!< 0x0004 */
  5768. #define TIM_SMCR_TS_Pos (4U)
  5769. #define TIM_SMCR_TS_Msk (0x7UL << TIM_SMCR_TS_Pos) /*!< 0x00000070 */
  5770. #define TIM_SMCR_TS TIM_SMCR_TS_Msk /*!<TS[2:0] bits (Trigger selection) */
  5771. #define TIM_SMCR_TS_0 (0x1UL << TIM_SMCR_TS_Pos) /*!< 0x0010 */
  5772. #define TIM_SMCR_TS_1 (0x2UL << TIM_SMCR_TS_Pos) /*!< 0x0020 */
  5773. #define TIM_SMCR_TS_2 (0x4UL << TIM_SMCR_TS_Pos) /*!< 0x0040 */
  5774. #define TIM_SMCR_MSM_Pos (7U)
  5775. #define TIM_SMCR_MSM_Msk (0x1UL << TIM_SMCR_MSM_Pos) /*!< 0x00000080 */
  5776. #define TIM_SMCR_MSM TIM_SMCR_MSM_Msk /*!<Master/slave mode */
  5777. #define TIM_SMCR_ETF_Pos (8U)
  5778. #define TIM_SMCR_ETF_Msk (0xFUL << TIM_SMCR_ETF_Pos) /*!< 0x00000F00 */
  5779. #define TIM_SMCR_ETF TIM_SMCR_ETF_Msk /*!<ETF[3:0] bits (External trigger filter) */
  5780. #define TIM_SMCR_ETF_0 (0x1UL << TIM_SMCR_ETF_Pos) /*!< 0x0100 */
  5781. #define TIM_SMCR_ETF_1 (0x2UL << TIM_SMCR_ETF_Pos) /*!< 0x0200 */
  5782. #define TIM_SMCR_ETF_2 (0x4UL << TIM_SMCR_ETF_Pos) /*!< 0x0400 */
  5783. #define TIM_SMCR_ETF_3 (0x8UL << TIM_SMCR_ETF_Pos) /*!< 0x0800 */
  5784. #define TIM_SMCR_ETPS_Pos (12U)
  5785. #define TIM_SMCR_ETPS_Msk (0x3UL << TIM_SMCR_ETPS_Pos) /*!< 0x00003000 */
  5786. #define TIM_SMCR_ETPS TIM_SMCR_ETPS_Msk /*!<ETPS[1:0] bits (External trigger prescaler) */
  5787. #define TIM_SMCR_ETPS_0 (0x1UL << TIM_SMCR_ETPS_Pos) /*!< 0x1000 */
  5788. #define TIM_SMCR_ETPS_1 (0x2UL << TIM_SMCR_ETPS_Pos) /*!< 0x2000 */
  5789. #define TIM_SMCR_ECE_Pos (14U)
  5790. #define TIM_SMCR_ECE_Msk (0x1UL << TIM_SMCR_ECE_Pos) /*!< 0x00004000 */
  5791. #define TIM_SMCR_ECE TIM_SMCR_ECE_Msk /*!<External clock enable */
  5792. #define TIM_SMCR_ETP_Pos (15U)
  5793. #define TIM_SMCR_ETP_Msk (0x1UL << TIM_SMCR_ETP_Pos) /*!< 0x00008000 */
  5794. #define TIM_SMCR_ETP TIM_SMCR_ETP_Msk /*!<External trigger polarity */
  5795. /******************* Bit definition for TIM_DIER register *******************/
  5796. #define TIM_DIER_UIE_Pos (0U)
  5797. #define TIM_DIER_UIE_Msk (0x1UL << TIM_DIER_UIE_Pos) /*!< 0x00000001 */
  5798. #define TIM_DIER_UIE TIM_DIER_UIE_Msk /*!<Update interrupt enable */
  5799. #define TIM_DIER_CC1IE_Pos (1U)
  5800. #define TIM_DIER_CC1IE_Msk (0x1UL << TIM_DIER_CC1IE_Pos) /*!< 0x00000002 */
  5801. #define TIM_DIER_CC1IE TIM_DIER_CC1IE_Msk /*!<Capture/Compare 1 interrupt enable */
  5802. #define TIM_DIER_CC2IE_Pos (2U)
  5803. #define TIM_DIER_CC2IE_Msk (0x1UL << TIM_DIER_CC2IE_Pos) /*!< 0x00000004 */
  5804. #define TIM_DIER_CC2IE TIM_DIER_CC2IE_Msk /*!<Capture/Compare 2 interrupt enable */
  5805. #define TIM_DIER_CC3IE_Pos (3U)
  5806. #define TIM_DIER_CC3IE_Msk (0x1UL << TIM_DIER_CC3IE_Pos) /*!< 0x00000008 */
  5807. #define TIM_DIER_CC3IE TIM_DIER_CC3IE_Msk /*!<Capture/Compare 3 interrupt enable */
  5808. #define TIM_DIER_CC4IE_Pos (4U)
  5809. #define TIM_DIER_CC4IE_Msk (0x1UL << TIM_DIER_CC4IE_Pos) /*!< 0x00000010 */
  5810. #define TIM_DIER_CC4IE TIM_DIER_CC4IE_Msk /*!<Capture/Compare 4 interrupt enable */
  5811. #define TIM_DIER_COMIE_Pos (5U)
  5812. #define TIM_DIER_COMIE_Msk (0x1UL << TIM_DIER_COMIE_Pos) /*!< 0x00000020 */
  5813. #define TIM_DIER_COMIE TIM_DIER_COMIE_Msk /*!<COM interrupt enable */
  5814. #define TIM_DIER_TIE_Pos (6U)
  5815. #define TIM_DIER_TIE_Msk (0x1UL << TIM_DIER_TIE_Pos) /*!< 0x00000040 */
  5816. #define TIM_DIER_TIE TIM_DIER_TIE_Msk /*!<Trigger interrupt enable */
  5817. #define TIM_DIER_BIE_Pos (7U)
  5818. #define TIM_DIER_BIE_Msk (0x1UL << TIM_DIER_BIE_Pos) /*!< 0x00000080 */
  5819. #define TIM_DIER_BIE TIM_DIER_BIE_Msk /*!<Break interrupt enable */
  5820. #define TIM_DIER_UDE_Pos (8U)
  5821. #define TIM_DIER_UDE_Msk (0x1UL << TIM_DIER_UDE_Pos) /*!< 0x00000100 */
  5822. #define TIM_DIER_UDE TIM_DIER_UDE_Msk /*!<Update DMA request enable */
  5823. #define TIM_DIER_CC1DE_Pos (9U)
  5824. #define TIM_DIER_CC1DE_Msk (0x1UL << TIM_DIER_CC1DE_Pos) /*!< 0x00000200 */
  5825. #define TIM_DIER_CC1DE TIM_DIER_CC1DE_Msk /*!<Capture/Compare 1 DMA request enable */
  5826. #define TIM_DIER_CC2DE_Pos (10U)
  5827. #define TIM_DIER_CC2DE_Msk (0x1UL << TIM_DIER_CC2DE_Pos) /*!< 0x00000400 */
  5828. #define TIM_DIER_CC2DE TIM_DIER_CC2DE_Msk /*!<Capture/Compare 2 DMA request enable */
  5829. #define TIM_DIER_CC3DE_Pos (11U)
  5830. #define TIM_DIER_CC3DE_Msk (0x1UL << TIM_DIER_CC3DE_Pos) /*!< 0x00000800 */
  5831. #define TIM_DIER_CC3DE TIM_DIER_CC3DE_Msk /*!<Capture/Compare 3 DMA request enable */
  5832. #define TIM_DIER_CC4DE_Pos (12U)
  5833. #define TIM_DIER_CC4DE_Msk (0x1UL << TIM_DIER_CC4DE_Pos) /*!< 0x00001000 */
  5834. #define TIM_DIER_CC4DE TIM_DIER_CC4DE_Msk /*!<Capture/Compare 4 DMA request enable */
  5835. #define TIM_DIER_COMDE_Pos (13U)
  5836. #define TIM_DIER_COMDE_Msk (0x1UL << TIM_DIER_COMDE_Pos) /*!< 0x00002000 */
  5837. #define TIM_DIER_COMDE TIM_DIER_COMDE_Msk /*!<COM DMA request enable */
  5838. #define TIM_DIER_TDE_Pos (14U)
  5839. #define TIM_DIER_TDE_Msk (0x1UL << TIM_DIER_TDE_Pos) /*!< 0x00004000 */
  5840. #define TIM_DIER_TDE TIM_DIER_TDE_Msk /*!<Trigger DMA request enable */
  5841. /******************** Bit definition for TIM_SR register ********************/
  5842. #define TIM_SR_UIF_Pos (0U)
  5843. #define TIM_SR_UIF_Msk (0x1UL << TIM_SR_UIF_Pos) /*!< 0x00000001 */
  5844. #define TIM_SR_UIF TIM_SR_UIF_Msk /*!<Update interrupt Flag */
  5845. #define TIM_SR_CC1IF_Pos (1U)
  5846. #define TIM_SR_CC1IF_Msk (0x1UL << TIM_SR_CC1IF_Pos) /*!< 0x00000002 */
  5847. #define TIM_SR_CC1IF TIM_SR_CC1IF_Msk /*!<Capture/Compare 1 interrupt Flag */
  5848. #define TIM_SR_CC2IF_Pos (2U)
  5849. #define TIM_SR_CC2IF_Msk (0x1UL << TIM_SR_CC2IF_Pos) /*!< 0x00000004 */
  5850. #define TIM_SR_CC2IF TIM_SR_CC2IF_Msk /*!<Capture/Compare 2 interrupt Flag */
  5851. #define TIM_SR_CC3IF_Pos (3U)
  5852. #define TIM_SR_CC3IF_Msk (0x1UL << TIM_SR_CC3IF_Pos) /*!< 0x00000008 */
  5853. #define TIM_SR_CC3IF TIM_SR_CC3IF_Msk /*!<Capture/Compare 3 interrupt Flag */
  5854. #define TIM_SR_CC4IF_Pos (4U)
  5855. #define TIM_SR_CC4IF_Msk (0x1UL << TIM_SR_CC4IF_Pos) /*!< 0x00000010 */
  5856. #define TIM_SR_CC4IF TIM_SR_CC4IF_Msk /*!<Capture/Compare 4 interrupt Flag */
  5857. #define TIM_SR_COMIF_Pos (5U)
  5858. #define TIM_SR_COMIF_Msk (0x1UL << TIM_SR_COMIF_Pos) /*!< 0x00000020 */
  5859. #define TIM_SR_COMIF TIM_SR_COMIF_Msk /*!<COM interrupt Flag */
  5860. #define TIM_SR_TIF_Pos (6U)
  5861. #define TIM_SR_TIF_Msk (0x1UL << TIM_SR_TIF_Pos) /*!< 0x00000040 */
  5862. #define TIM_SR_TIF TIM_SR_TIF_Msk /*!<Trigger interrupt Flag */
  5863. #define TIM_SR_BIF_Pos (7U)
  5864. #define TIM_SR_BIF_Msk (0x1UL << TIM_SR_BIF_Pos) /*!< 0x00000080 */
  5865. #define TIM_SR_BIF TIM_SR_BIF_Msk /*!<Break interrupt Flag */
  5866. #define TIM_SR_CC1OF_Pos (9U)
  5867. #define TIM_SR_CC1OF_Msk (0x1UL << TIM_SR_CC1OF_Pos) /*!< 0x00000200 */
  5868. #define TIM_SR_CC1OF TIM_SR_CC1OF_Msk /*!<Capture/Compare 1 Overcapture Flag */
  5869. #define TIM_SR_CC2OF_Pos (10U)
  5870. #define TIM_SR_CC2OF_Msk (0x1UL << TIM_SR_CC2OF_Pos) /*!< 0x00000400 */
  5871. #define TIM_SR_CC2OF TIM_SR_CC2OF_Msk /*!<Capture/Compare 2 Overcapture Flag */
  5872. #define TIM_SR_CC3OF_Pos (11U)
  5873. #define TIM_SR_CC3OF_Msk (0x1UL << TIM_SR_CC3OF_Pos) /*!< 0x00000800 */
  5874. #define TIM_SR_CC3OF TIM_SR_CC3OF_Msk /*!<Capture/Compare 3 Overcapture Flag */
  5875. #define TIM_SR_CC4OF_Pos (12U)
  5876. #define TIM_SR_CC4OF_Msk (0x1UL << TIM_SR_CC4OF_Pos) /*!< 0x00001000 */
  5877. #define TIM_SR_CC4OF TIM_SR_CC4OF_Msk /*!<Capture/Compare 4 Overcapture Flag */
  5878. /******************* Bit definition for TIM_EGR register ********************/
  5879. #define TIM_EGR_UG_Pos (0U)
  5880. #define TIM_EGR_UG_Msk (0x1UL << TIM_EGR_UG_Pos) /*!< 0x00000001 */
  5881. #define TIM_EGR_UG TIM_EGR_UG_Msk /*!<Update Generation */
  5882. #define TIM_EGR_CC1G_Pos (1U)
  5883. #define TIM_EGR_CC1G_Msk (0x1UL << TIM_EGR_CC1G_Pos) /*!< 0x00000002 */
  5884. #define TIM_EGR_CC1G TIM_EGR_CC1G_Msk /*!<Capture/Compare 1 Generation */
  5885. #define TIM_EGR_CC2G_Pos (2U)
  5886. #define TIM_EGR_CC2G_Msk (0x1UL << TIM_EGR_CC2G_Pos) /*!< 0x00000004 */
  5887. #define TIM_EGR_CC2G TIM_EGR_CC2G_Msk /*!<Capture/Compare 2 Generation */
  5888. #define TIM_EGR_CC3G_Pos (3U)
  5889. #define TIM_EGR_CC3G_Msk (0x1UL << TIM_EGR_CC3G_Pos) /*!< 0x00000008 */
  5890. #define TIM_EGR_CC3G TIM_EGR_CC3G_Msk /*!<Capture/Compare 3 Generation */
  5891. #define TIM_EGR_CC4G_Pos (4U)
  5892. #define TIM_EGR_CC4G_Msk (0x1UL << TIM_EGR_CC4G_Pos) /*!< 0x00000010 */
  5893. #define TIM_EGR_CC4G TIM_EGR_CC4G_Msk /*!<Capture/Compare 4 Generation */
  5894. #define TIM_EGR_COMG_Pos (5U)
  5895. #define TIM_EGR_COMG_Msk (0x1UL << TIM_EGR_COMG_Pos) /*!< 0x00000020 */
  5896. #define TIM_EGR_COMG TIM_EGR_COMG_Msk /*!<Capture/Compare Control Update Generation */
  5897. #define TIM_EGR_TG_Pos (6U)
  5898. #define TIM_EGR_TG_Msk (0x1UL << TIM_EGR_TG_Pos) /*!< 0x00000040 */
  5899. #define TIM_EGR_TG TIM_EGR_TG_Msk /*!<Trigger Generation */
  5900. #define TIM_EGR_BG_Pos (7U)
  5901. #define TIM_EGR_BG_Msk (0x1UL << TIM_EGR_BG_Pos) /*!< 0x00000080 */
  5902. #define TIM_EGR_BG TIM_EGR_BG_Msk /*!<Break Generation */
  5903. /****************** Bit definition for TIM_CCMR1 register *******************/
  5904. #define TIM_CCMR1_CC1S_Pos (0U)
  5905. #define TIM_CCMR1_CC1S_Msk (0x3UL << TIM_CCMR1_CC1S_Pos) /*!< 0x00000003 */
  5906. #define TIM_CCMR1_CC1S TIM_CCMR1_CC1S_Msk /*!<CC1S[1:0] bits (Capture/Compare 1 Selection) */
  5907. #define TIM_CCMR1_CC1S_0 (0x1UL << TIM_CCMR1_CC1S_Pos) /*!< 0x0001 */
  5908. #define TIM_CCMR1_CC1S_1 (0x2UL << TIM_CCMR1_CC1S_Pos) /*!< 0x0002 */
  5909. #define TIM_CCMR1_OC1FE_Pos (2U)
  5910. #define TIM_CCMR1_OC1FE_Msk (0x1UL << TIM_CCMR1_OC1FE_Pos) /*!< 0x00000004 */
  5911. #define TIM_CCMR1_OC1FE TIM_CCMR1_OC1FE_Msk /*!<Output Compare 1 Fast enable */
  5912. #define TIM_CCMR1_OC1PE_Pos (3U)
  5913. #define TIM_CCMR1_OC1PE_Msk (0x1UL << TIM_CCMR1_OC1PE_Pos) /*!< 0x00000008 */
  5914. #define TIM_CCMR1_OC1PE TIM_CCMR1_OC1PE_Msk /*!<Output Compare 1 Preload enable */
  5915. #define TIM_CCMR1_OC1M_Pos (4U)
  5916. #define TIM_CCMR1_OC1M_Msk (0x7UL << TIM_CCMR1_OC1M_Pos) /*!< 0x00000070 */
  5917. #define TIM_CCMR1_OC1M TIM_CCMR1_OC1M_Msk /*!<OC1M[2:0] bits (Output Compare 1 Mode) */
  5918. #define TIM_CCMR1_OC1M_0 (0x1UL << TIM_CCMR1_OC1M_Pos) /*!< 0x0010 */
  5919. #define TIM_CCMR1_OC1M_1 (0x2UL << TIM_CCMR1_OC1M_Pos) /*!< 0x0020 */
  5920. #define TIM_CCMR1_OC1M_2 (0x4UL << TIM_CCMR1_OC1M_Pos) /*!< 0x0040 */
  5921. #define TIM_CCMR1_OC1CE_Pos (7U)
  5922. #define TIM_CCMR1_OC1CE_Msk (0x1UL << TIM_CCMR1_OC1CE_Pos) /*!< 0x00000080 */
  5923. #define TIM_CCMR1_OC1CE TIM_CCMR1_OC1CE_Msk /*!<Output Compare 1Clear Enable */
  5924. #define TIM_CCMR1_CC2S_Pos (8U)
  5925. #define TIM_CCMR1_CC2S_Msk (0x3UL << TIM_CCMR1_CC2S_Pos) /*!< 0x00000300 */
  5926. #define TIM_CCMR1_CC2S TIM_CCMR1_CC2S_Msk /*!<CC2S[1:0] bits (Capture/Compare 2 Selection) */
  5927. #define TIM_CCMR1_CC2S_0 (0x1UL << TIM_CCMR1_CC2S_Pos) /*!< 0x0100 */
  5928. #define TIM_CCMR1_CC2S_1 (0x2UL << TIM_CCMR1_CC2S_Pos) /*!< 0x0200 */
  5929. #define TIM_CCMR1_OC2FE_Pos (10U)
  5930. #define TIM_CCMR1_OC2FE_Msk (0x1UL << TIM_CCMR1_OC2FE_Pos) /*!< 0x00000400 */
  5931. #define TIM_CCMR1_OC2FE TIM_CCMR1_OC2FE_Msk /*!<Output Compare 2 Fast enable */
  5932. #define TIM_CCMR1_OC2PE_Pos (11U)
  5933. #define TIM_CCMR1_OC2PE_Msk (0x1UL << TIM_CCMR1_OC2PE_Pos) /*!< 0x00000800 */
  5934. #define TIM_CCMR1_OC2PE TIM_CCMR1_OC2PE_Msk /*!<Output Compare 2 Preload enable */
  5935. #define TIM_CCMR1_OC2M_Pos (12U)
  5936. #define TIM_CCMR1_OC2M_Msk (0x7UL << TIM_CCMR1_OC2M_Pos) /*!< 0x00007000 */
  5937. #define TIM_CCMR1_OC2M TIM_CCMR1_OC2M_Msk /*!<OC2M[2:0] bits (Output Compare 2 Mode) */
  5938. #define TIM_CCMR1_OC2M_0 (0x1UL << TIM_CCMR1_OC2M_Pos) /*!< 0x1000 */
  5939. #define TIM_CCMR1_OC2M_1 (0x2UL << TIM_CCMR1_OC2M_Pos) /*!< 0x2000 */
  5940. #define TIM_CCMR1_OC2M_2 (0x4UL << TIM_CCMR1_OC2M_Pos) /*!< 0x4000 */
  5941. #define TIM_CCMR1_OC2CE_Pos (15U)
  5942. #define TIM_CCMR1_OC2CE_Msk (0x1UL << TIM_CCMR1_OC2CE_Pos) /*!< 0x00008000 */
  5943. #define TIM_CCMR1_OC2CE TIM_CCMR1_OC2CE_Msk /*!<Output Compare 2 Clear Enable */
  5944. /*----------------------------------------------------------------------------*/
  5945. #define TIM_CCMR1_IC1PSC_Pos (2U)
  5946. #define TIM_CCMR1_IC1PSC_Msk (0x3UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0000000C */
  5947. #define TIM_CCMR1_IC1PSC TIM_CCMR1_IC1PSC_Msk /*!<IC1PSC[1:0] bits (Input Capture 1 Prescaler) */
  5948. #define TIM_CCMR1_IC1PSC_0 (0x1UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0004 */
  5949. #define TIM_CCMR1_IC1PSC_1 (0x2UL << TIM_CCMR1_IC1PSC_Pos) /*!< 0x0008 */
  5950. #define TIM_CCMR1_IC1F_Pos (4U)
  5951. #define TIM_CCMR1_IC1F_Msk (0xFUL << TIM_CCMR1_IC1F_Pos) /*!< 0x000000F0 */
  5952. #define TIM_CCMR1_IC1F TIM_CCMR1_IC1F_Msk /*!<IC1F[3:0] bits (Input Capture 1 Filter) */
  5953. #define TIM_CCMR1_IC1F_0 (0x1UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0010 */
  5954. #define TIM_CCMR1_IC1F_1 (0x2UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0020 */
  5955. #define TIM_CCMR1_IC1F_2 (0x4UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0040 */
  5956. #define TIM_CCMR1_IC1F_3 (0x8UL << TIM_CCMR1_IC1F_Pos) /*!< 0x0080 */
  5957. #define TIM_CCMR1_IC2PSC_Pos (10U)
  5958. #define TIM_CCMR1_IC2PSC_Msk (0x3UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x00000C00 */
  5959. #define TIM_CCMR1_IC2PSC TIM_CCMR1_IC2PSC_Msk /*!<IC2PSC[1:0] bits (Input Capture 2 Prescaler) */
  5960. #define TIM_CCMR1_IC2PSC_0 (0x1UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0400 */
  5961. #define TIM_CCMR1_IC2PSC_1 (0x2UL << TIM_CCMR1_IC2PSC_Pos) /*!< 0x0800 */
  5962. #define TIM_CCMR1_IC2F_Pos (12U)
  5963. #define TIM_CCMR1_IC2F_Msk (0xFUL << TIM_CCMR1_IC2F_Pos) /*!< 0x0000F000 */
  5964. #define TIM_CCMR1_IC2F TIM_CCMR1_IC2F_Msk /*!<IC2F[3:0] bits (Input Capture 2 Filter) */
  5965. #define TIM_CCMR1_IC2F_0 (0x1UL << TIM_CCMR1_IC2F_Pos) /*!< 0x1000 */
  5966. #define TIM_CCMR1_IC2F_1 (0x2UL << TIM_CCMR1_IC2F_Pos) /*!< 0x2000 */
  5967. #define TIM_CCMR1_IC2F_2 (0x4UL << TIM_CCMR1_IC2F_Pos) /*!< 0x4000 */
  5968. #define TIM_CCMR1_IC2F_3 (0x8UL << TIM_CCMR1_IC2F_Pos) /*!< 0x8000 */
  5969. /****************** Bit definition for TIM_CCMR2 register *******************/
  5970. #define TIM_CCMR2_CC3S_Pos (0U)
  5971. #define TIM_CCMR2_CC3S_Msk (0x3UL << TIM_CCMR2_CC3S_Pos) /*!< 0x00000003 */
  5972. #define TIM_CCMR2_CC3S TIM_CCMR2_CC3S_Msk /*!<CC3S[1:0] bits (Capture/Compare 3 Selection) */
  5973. #define TIM_CCMR2_CC3S_0 (0x1UL << TIM_CCMR2_CC3S_Pos) /*!< 0x0001 */
  5974. #define TIM_CCMR2_CC3S_1 (0x2UL << TIM_CCMR2_CC3S_Pos) /*!< 0x0002 */
  5975. #define TIM_CCMR2_OC3FE_Pos (2U)
  5976. #define TIM_CCMR2_OC3FE_Msk (0x1UL << TIM_CCMR2_OC3FE_Pos) /*!< 0x00000004 */
  5977. #define TIM_CCMR2_OC3FE TIM_CCMR2_OC3FE_Msk /*!<Output Compare 3 Fast enable */
  5978. #define TIM_CCMR2_OC3PE_Pos (3U)
  5979. #define TIM_CCMR2_OC3PE_Msk (0x1UL << TIM_CCMR2_OC3PE_Pos) /*!< 0x00000008 */
  5980. #define TIM_CCMR2_OC3PE TIM_CCMR2_OC3PE_Msk /*!<Output Compare 3 Preload enable */
  5981. #define TIM_CCMR2_OC3M_Pos (4U)
  5982. #define TIM_CCMR2_OC3M_Msk (0x7UL << TIM_CCMR2_OC3M_Pos) /*!< 0x00000070 */
  5983. #define TIM_CCMR2_OC3M TIM_CCMR2_OC3M_Msk /*!<OC3M[2:0] bits (Output Compare 3 Mode) */
  5984. #define TIM_CCMR2_OC3M_0 (0x1UL << TIM_CCMR2_OC3M_Pos) /*!< 0x0010 */
  5985. #define TIM_CCMR2_OC3M_1 (0x2UL << TIM_CCMR2_OC3M_Pos) /*!< 0x0020 */
  5986. #define TIM_CCMR2_OC3M_2 (0x4UL << TIM_CCMR2_OC3M_Pos) /*!< 0x0040 */
  5987. #define TIM_CCMR2_OC3CE_Pos (7U)
  5988. #define TIM_CCMR2_OC3CE_Msk (0x1UL << TIM_CCMR2_OC3CE_Pos) /*!< 0x00000080 */
  5989. #define TIM_CCMR2_OC3CE TIM_CCMR2_OC3CE_Msk /*!<Output Compare 3 Clear Enable */
  5990. #define TIM_CCMR2_CC4S_Pos (8U)
  5991. #define TIM_CCMR2_CC4S_Msk (0x3UL << TIM_CCMR2_CC4S_Pos) /*!< 0x00000300 */
  5992. #define TIM_CCMR2_CC4S TIM_CCMR2_CC4S_Msk /*!<CC4S[1:0] bits (Capture/Compare 4 Selection) */
  5993. #define TIM_CCMR2_CC4S_0 (0x1UL << TIM_CCMR2_CC4S_Pos) /*!< 0x0100 */
  5994. #define TIM_CCMR2_CC4S_1 (0x2UL << TIM_CCMR2_CC4S_Pos) /*!< 0x0200 */
  5995. #define TIM_CCMR2_OC4FE_Pos (10U)
  5996. #define TIM_CCMR2_OC4FE_Msk (0x1UL << TIM_CCMR2_OC4FE_Pos) /*!< 0x00000400 */
  5997. #define TIM_CCMR2_OC4FE TIM_CCMR2_OC4FE_Msk /*!<Output Compare 4 Fast enable */
  5998. #define TIM_CCMR2_OC4PE_Pos (11U)
  5999. #define TIM_CCMR2_OC4PE_Msk (0x1UL << TIM_CCMR2_OC4PE_Pos) /*!< 0x00000800 */
  6000. #define TIM_CCMR2_OC4PE TIM_CCMR2_OC4PE_Msk /*!<Output Compare 4 Preload enable */
  6001. #define TIM_CCMR2_OC4M_Pos (12U)
  6002. #define TIM_CCMR2_OC4M_Msk (0x7UL << TIM_CCMR2_OC4M_Pos) /*!< 0x00007000 */
  6003. #define TIM_CCMR2_OC4M TIM_CCMR2_OC4M_Msk /*!<OC4M[2:0] bits (Output Compare 4 Mode) */
  6004. #define TIM_CCMR2_OC4M_0 (0x1UL << TIM_CCMR2_OC4M_Pos) /*!< 0x1000 */
  6005. #define TIM_CCMR2_OC4M_1 (0x2UL << TIM_CCMR2_OC4M_Pos) /*!< 0x2000 */
  6006. #define TIM_CCMR2_OC4M_2 (0x4UL << TIM_CCMR2_OC4M_Pos) /*!< 0x4000 */
  6007. #define TIM_CCMR2_OC4CE_Pos (15U)
  6008. #define TIM_CCMR2_OC4CE_Msk (0x1UL << TIM_CCMR2_OC4CE_Pos) /*!< 0x00008000 */
  6009. #define TIM_CCMR2_OC4CE TIM_CCMR2_OC4CE_Msk /*!<Output Compare 4 Clear Enable */
  6010. /*----------------------------------------------------------------------------*/
  6011. #define TIM_CCMR2_IC3PSC_Pos (2U)
  6012. #define TIM_CCMR2_IC3PSC_Msk (0x3UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0000000C */
  6013. #define TIM_CCMR2_IC3PSC TIM_CCMR2_IC3PSC_Msk /*!<IC3PSC[1:0] bits (Input Capture 3 Prescaler) */
  6014. #define TIM_CCMR2_IC3PSC_0 (0x1UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0004 */
  6015. #define TIM_CCMR2_IC3PSC_1 (0x2UL << TIM_CCMR2_IC3PSC_Pos) /*!< 0x0008 */
  6016. #define TIM_CCMR2_IC3F_Pos (4U)
  6017. #define TIM_CCMR2_IC3F_Msk (0xFUL << TIM_CCMR2_IC3F_Pos) /*!< 0x000000F0 */
  6018. #define TIM_CCMR2_IC3F TIM_CCMR2_IC3F_Msk /*!<IC3F[3:0] bits (Input Capture 3 Filter) */
  6019. #define TIM_CCMR2_IC3F_0 (0x1UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0010 */
  6020. #define TIM_CCMR2_IC3F_1 (0x2UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0020 */
  6021. #define TIM_CCMR2_IC3F_2 (0x4UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0040 */
  6022. #define TIM_CCMR2_IC3F_3 (0x8UL << TIM_CCMR2_IC3F_Pos) /*!< 0x0080 */
  6023. #define TIM_CCMR2_IC4PSC_Pos (10U)
  6024. #define TIM_CCMR2_IC4PSC_Msk (0x3UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x00000C00 */
  6025. #define TIM_CCMR2_IC4PSC TIM_CCMR2_IC4PSC_Msk /*!<IC4PSC[1:0] bits (Input Capture 4 Prescaler) */
  6026. #define TIM_CCMR2_IC4PSC_0 (0x1UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0400 */
  6027. #define TIM_CCMR2_IC4PSC_1 (0x2UL << TIM_CCMR2_IC4PSC_Pos) /*!< 0x0800 */
  6028. #define TIM_CCMR2_IC4F_Pos (12U)
  6029. #define TIM_CCMR2_IC4F_Msk (0xFUL << TIM_CCMR2_IC4F_Pos) /*!< 0x0000F000 */
  6030. #define TIM_CCMR2_IC4F TIM_CCMR2_IC4F_Msk /*!<IC4F[3:0] bits (Input Capture 4 Filter) */
  6031. #define TIM_CCMR2_IC4F_0 (0x1UL << TIM_CCMR2_IC4F_Pos) /*!< 0x1000 */
  6032. #define TIM_CCMR2_IC4F_1 (0x2UL << TIM_CCMR2_IC4F_Pos) /*!< 0x2000 */
  6033. #define TIM_CCMR2_IC4F_2 (0x4UL << TIM_CCMR2_IC4F_Pos) /*!< 0x4000 */
  6034. #define TIM_CCMR2_IC4F_3 (0x8UL << TIM_CCMR2_IC4F_Pos) /*!< 0x8000 */
  6035. /******************* Bit definition for TIM_CCER register *******************/
  6036. #define TIM_CCER_CC1E_Pos (0U)
  6037. #define TIM_CCER_CC1E_Msk (0x1UL << TIM_CCER_CC1E_Pos) /*!< 0x00000001 */
  6038. #define TIM_CCER_CC1E TIM_CCER_CC1E_Msk /*!<Capture/Compare 1 output enable */
  6039. #define TIM_CCER_CC1P_Pos (1U)
  6040. #define TIM_CCER_CC1P_Msk (0x1UL << TIM_CCER_CC1P_Pos) /*!< 0x00000002 */
  6041. #define TIM_CCER_CC1P TIM_CCER_CC1P_Msk /*!<Capture/Compare 1 output Polarity */
  6042. #define TIM_CCER_CC1NE_Pos (2U)
  6043. #define TIM_CCER_CC1NE_Msk (0x1UL << TIM_CCER_CC1NE_Pos) /*!< 0x00000004 */
  6044. #define TIM_CCER_CC1NE TIM_CCER_CC1NE_Msk /*!<Capture/Compare 1 Complementary output enable */
  6045. #define TIM_CCER_CC1NP_Pos (3U)
  6046. #define TIM_CCER_CC1NP_Msk (0x1UL << TIM_CCER_CC1NP_Pos) /*!< 0x00000008 */
  6047. #define TIM_CCER_CC1NP TIM_CCER_CC1NP_Msk /*!<Capture/Compare 1 Complementary output Polarity */
  6048. #define TIM_CCER_CC2E_Pos (4U)
  6049. #define TIM_CCER_CC2E_Msk (0x1UL << TIM_CCER_CC2E_Pos) /*!< 0x00000010 */
  6050. #define TIM_CCER_CC2E TIM_CCER_CC2E_Msk /*!<Capture/Compare 2 output enable */
  6051. #define TIM_CCER_CC2P_Pos (5U)
  6052. #define TIM_CCER_CC2P_Msk (0x1UL << TIM_CCER_CC2P_Pos) /*!< 0x00000020 */
  6053. #define TIM_CCER_CC2P TIM_CCER_CC2P_Msk /*!<Capture/Compare 2 output Polarity */
  6054. #define TIM_CCER_CC2NE_Pos (6U)
  6055. #define TIM_CCER_CC2NE_Msk (0x1UL << TIM_CCER_CC2NE_Pos) /*!< 0x00000040 */
  6056. #define TIM_CCER_CC2NE TIM_CCER_CC2NE_Msk /*!<Capture/Compare 2 Complementary output enable */
  6057. #define TIM_CCER_CC2NP_Pos (7U)
  6058. #define TIM_CCER_CC2NP_Msk (0x1UL << TIM_CCER_CC2NP_Pos) /*!< 0x00000080 */
  6059. #define TIM_CCER_CC2NP TIM_CCER_CC2NP_Msk /*!<Capture/Compare 2 Complementary output Polarity */
  6060. #define TIM_CCER_CC3E_Pos (8U)
  6061. #define TIM_CCER_CC3E_Msk (0x1UL << TIM_CCER_CC3E_Pos) /*!< 0x00000100 */
  6062. #define TIM_CCER_CC3E TIM_CCER_CC3E_Msk /*!<Capture/Compare 3 output enable */
  6063. #define TIM_CCER_CC3P_Pos (9U)
  6064. #define TIM_CCER_CC3P_Msk (0x1UL << TIM_CCER_CC3P_Pos) /*!< 0x00000200 */
  6065. #define TIM_CCER_CC3P TIM_CCER_CC3P_Msk /*!<Capture/Compare 3 output Polarity */
  6066. #define TIM_CCER_CC3NE_Pos (10U)
  6067. #define TIM_CCER_CC3NE_Msk (0x1UL << TIM_CCER_CC3NE_Pos) /*!< 0x00000400 */
  6068. #define TIM_CCER_CC3NE TIM_CCER_CC3NE_Msk /*!<Capture/Compare 3 Complementary output enable */
  6069. #define TIM_CCER_CC3NP_Pos (11U)
  6070. #define TIM_CCER_CC3NP_Msk (0x1UL << TIM_CCER_CC3NP_Pos) /*!< 0x00000800 */
  6071. #define TIM_CCER_CC3NP TIM_CCER_CC3NP_Msk /*!<Capture/Compare 3 Complementary output Polarity */
  6072. #define TIM_CCER_CC4E_Pos (12U)
  6073. #define TIM_CCER_CC4E_Msk (0x1UL << TIM_CCER_CC4E_Pos) /*!< 0x00001000 */
  6074. #define TIM_CCER_CC4E TIM_CCER_CC4E_Msk /*!<Capture/Compare 4 output enable */
  6075. #define TIM_CCER_CC4P_Pos (13U)
  6076. #define TIM_CCER_CC4P_Msk (0x1UL << TIM_CCER_CC4P_Pos) /*!< 0x00002000 */
  6077. #define TIM_CCER_CC4P TIM_CCER_CC4P_Msk /*!<Capture/Compare 4 output Polarity */
  6078. #define TIM_CCER_CC4NP_Pos (15U)
  6079. #define TIM_CCER_CC4NP_Msk (0x1UL << TIM_CCER_CC4NP_Pos) /*!< 0x00008000 */
  6080. #define TIM_CCER_CC4NP TIM_CCER_CC4NP_Msk /*!<Capture/Compare 4 Complementary output Polarity */
  6081. /******************* Bit definition for TIM_CNT register ********************/
  6082. #define TIM_CNT_CNT_Pos (0U)
  6083. #define TIM_CNT_CNT_Msk (0xFFFFFFFFUL << TIM_CNT_CNT_Pos) /*!< 0xFFFFFFFF */
  6084. #define TIM_CNT_CNT TIM_CNT_CNT_Msk /*!<Counter Value */
  6085. /******************* Bit definition for TIM_PSC register ********************/
  6086. #define TIM_PSC_PSC_Pos (0U)
  6087. #define TIM_PSC_PSC_Msk (0xFFFFUL << TIM_PSC_PSC_Pos) /*!< 0x0000FFFF */
  6088. #define TIM_PSC_PSC TIM_PSC_PSC_Msk /*!<Prescaler Value */
  6089. /******************* Bit definition for TIM_ARR register ********************/
  6090. #define TIM_ARR_ARR_Pos (0U)
  6091. #define TIM_ARR_ARR_Msk (0xFFFFFFFFUL << TIM_ARR_ARR_Pos) /*!< 0xFFFFFFFF */
  6092. #define TIM_ARR_ARR TIM_ARR_ARR_Msk /*!<actual auto-reload Value */
  6093. /******************* Bit definition for TIM_RCR register ********************/
  6094. #define TIM_RCR_REP_Pos (0U)
  6095. #define TIM_RCR_REP_Msk (0xFFUL << TIM_RCR_REP_Pos) /*!< 0x000000FF */
  6096. #define TIM_RCR_REP TIM_RCR_REP_Msk /*!<Repetition Counter Value */
  6097. /******************* Bit definition for TIM_CCR1 register *******************/
  6098. #define TIM_CCR1_CCR1_Pos (0U)
  6099. #define TIM_CCR1_CCR1_Msk (0xFFFFUL << TIM_CCR1_CCR1_Pos) /*!< 0x0000FFFF */
  6100. #define TIM_CCR1_CCR1 TIM_CCR1_CCR1_Msk /*!<Capture/Compare 1 Value */
  6101. /******************* Bit definition for TIM_CCR2 register *******************/
  6102. #define TIM_CCR2_CCR2_Pos (0U)
  6103. #define TIM_CCR2_CCR2_Msk (0xFFFFUL << TIM_CCR2_CCR2_Pos) /*!< 0x0000FFFF */
  6104. #define TIM_CCR2_CCR2 TIM_CCR2_CCR2_Msk /*!<Capture/Compare 2 Value */
  6105. /******************* Bit definition for TIM_CCR3 register *******************/
  6106. #define TIM_CCR3_CCR3_Pos (0U)
  6107. #define TIM_CCR3_CCR3_Msk (0xFFFFUL << TIM_CCR3_CCR3_Pos) /*!< 0x0000FFFF */
  6108. #define TIM_CCR3_CCR3 TIM_CCR3_CCR3_Msk /*!<Capture/Compare 3 Value */
  6109. /******************* Bit definition for TIM_CCR4 register *******************/
  6110. #define TIM_CCR4_CCR4_Pos (0U)
  6111. #define TIM_CCR4_CCR4_Msk (0xFFFFUL << TIM_CCR4_CCR4_Pos) /*!< 0x0000FFFF */
  6112. #define TIM_CCR4_CCR4 TIM_CCR4_CCR4_Msk /*!<Capture/Compare 4 Value */
  6113. /******************* Bit definition for TIM_BDTR register *******************/
  6114. #define TIM_BDTR_DTG_Pos (0U)
  6115. #define TIM_BDTR_DTG_Msk (0xFFUL << TIM_BDTR_DTG_Pos) /*!< 0x000000FF */
  6116. #define TIM_BDTR_DTG TIM_BDTR_DTG_Msk /*!<DTG[0:7] bits (Dead-Time Generator set-up) */
  6117. #define TIM_BDTR_DTG_0 (0x01UL << TIM_BDTR_DTG_Pos) /*!< 0x0001 */
  6118. #define TIM_BDTR_DTG_1 (0x02UL << TIM_BDTR_DTG_Pos) /*!< 0x0002 */
  6119. #define TIM_BDTR_DTG_2 (0x04UL << TIM_BDTR_DTG_Pos) /*!< 0x0004 */
  6120. #define TIM_BDTR_DTG_3 (0x08UL << TIM_BDTR_DTG_Pos) /*!< 0x0008 */
  6121. #define TIM_BDTR_DTG_4 (0x10UL << TIM_BDTR_DTG_Pos) /*!< 0x0010 */
  6122. #define TIM_BDTR_DTG_5 (0x20UL << TIM_BDTR_DTG_Pos) /*!< 0x0020 */
  6123. #define TIM_BDTR_DTG_6 (0x40UL << TIM_BDTR_DTG_Pos) /*!< 0x0040 */
  6124. #define TIM_BDTR_DTG_7 (0x80UL << TIM_BDTR_DTG_Pos) /*!< 0x0080 */
  6125. #define TIM_BDTR_LOCK_Pos (8U)
  6126. #define TIM_BDTR_LOCK_Msk (0x3UL << TIM_BDTR_LOCK_Pos) /*!< 0x00000300 */
  6127. #define TIM_BDTR_LOCK TIM_BDTR_LOCK_Msk /*!<LOCK[1:0] bits (Lock Configuration) */
  6128. #define TIM_BDTR_LOCK_0 (0x1UL << TIM_BDTR_LOCK_Pos) /*!< 0x0100 */
  6129. #define TIM_BDTR_LOCK_1 (0x2UL << TIM_BDTR_LOCK_Pos) /*!< 0x0200 */
  6130. #define TIM_BDTR_OSSI_Pos (10U)
  6131. #define TIM_BDTR_OSSI_Msk (0x1UL << TIM_BDTR_OSSI_Pos) /*!< 0x00000400 */
  6132. #define TIM_BDTR_OSSI TIM_BDTR_OSSI_Msk /*!<Off-State Selection for Idle mode */
  6133. #define TIM_BDTR_OSSR_Pos (11U)
  6134. #define TIM_BDTR_OSSR_Msk (0x1UL << TIM_BDTR_OSSR_Pos) /*!< 0x00000800 */
  6135. #define TIM_BDTR_OSSR TIM_BDTR_OSSR_Msk /*!<Off-State Selection for Run mode */
  6136. #define TIM_BDTR_BKE_Pos (12U)
  6137. #define TIM_BDTR_BKE_Msk (0x1UL << TIM_BDTR_BKE_Pos) /*!< 0x00001000 */
  6138. #define TIM_BDTR_BKE TIM_BDTR_BKE_Msk /*!<Break enable */
  6139. #define TIM_BDTR_BKP_Pos (13U)
  6140. #define TIM_BDTR_BKP_Msk (0x1UL << TIM_BDTR_BKP_Pos) /*!< 0x00002000 */
  6141. #define TIM_BDTR_BKP TIM_BDTR_BKP_Msk /*!<Break Polarity */
  6142. #define TIM_BDTR_AOE_Pos (14U)
  6143. #define TIM_BDTR_AOE_Msk (0x1UL << TIM_BDTR_AOE_Pos) /*!< 0x00004000 */
  6144. #define TIM_BDTR_AOE TIM_BDTR_AOE_Msk /*!<Automatic Output enable */
  6145. #define TIM_BDTR_MOE_Pos (15U)
  6146. #define TIM_BDTR_MOE_Msk (0x1UL << TIM_BDTR_MOE_Pos) /*!< 0x00008000 */
  6147. #define TIM_BDTR_MOE TIM_BDTR_MOE_Msk /*!<Main Output enable */
  6148. /******************* Bit definition for TIM_DCR register ********************/
  6149. #define TIM_DCR_DBA_Pos (0U)
  6150. #define TIM_DCR_DBA_Msk (0x1FUL << TIM_DCR_DBA_Pos) /*!< 0x0000001F */
  6151. #define TIM_DCR_DBA TIM_DCR_DBA_Msk /*!<DBA[4:0] bits (DMA Base Address) */
  6152. #define TIM_DCR_DBA_0 (0x01UL << TIM_DCR_DBA_Pos) /*!< 0x0001 */
  6153. #define TIM_DCR_DBA_1 (0x02UL << TIM_DCR_DBA_Pos) /*!< 0x0002 */
  6154. #define TIM_DCR_DBA_2 (0x04UL << TIM_DCR_DBA_Pos) /*!< 0x0004 */
  6155. #define TIM_DCR_DBA_3 (0x08UL << TIM_DCR_DBA_Pos) /*!< 0x0008 */
  6156. #define TIM_DCR_DBA_4 (0x10UL << TIM_DCR_DBA_Pos) /*!< 0x0010 */
  6157. #define TIM_DCR_DBL_Pos (8U)
  6158. #define TIM_DCR_DBL_Msk (0x1FUL << TIM_DCR_DBL_Pos) /*!< 0x00001F00 */
  6159. #define TIM_DCR_DBL TIM_DCR_DBL_Msk /*!<DBL[4:0] bits (DMA Burst Length) */
  6160. #define TIM_DCR_DBL_0 (0x01UL << TIM_DCR_DBL_Pos) /*!< 0x0100 */
  6161. #define TIM_DCR_DBL_1 (0x02UL << TIM_DCR_DBL_Pos) /*!< 0x0200 */
  6162. #define TIM_DCR_DBL_2 (0x04UL << TIM_DCR_DBL_Pos) /*!< 0x0400 */
  6163. #define TIM_DCR_DBL_3 (0x08UL << TIM_DCR_DBL_Pos) /*!< 0x0800 */
  6164. #define TIM_DCR_DBL_4 (0x10UL << TIM_DCR_DBL_Pos) /*!< 0x1000 */
  6165. /******************* Bit definition for TIM_DMAR register *******************/
  6166. #define TIM_DMAR_DMAB_Pos (0U)
  6167. #define TIM_DMAR_DMAB_Msk (0xFFFFUL << TIM_DMAR_DMAB_Pos) /*!< 0x0000FFFF */
  6168. #define TIM_DMAR_DMAB TIM_DMAR_DMAB_Msk /*!<DMA register for burst accesses */
  6169. /******************* Bit definition for TIM_OR register *********************/
  6170. #define TIM_OR_TI1_RMP_Pos (0U)
  6171. #define TIM_OR_TI1_RMP_Msk (0x3UL << TIM_OR_TI1_RMP_Pos) /*!< 0x00000003 */
  6172. #define TIM_OR_TI1_RMP TIM_OR_TI1_RMP_Msk /*!< TI1_RMP[1:0] bits (TIM11 Input Capture 1 remap) */
  6173. #define TIM_OR_TI1_RMP_0 (0x1UL << TIM_OR_TI1_RMP_Pos) /*!< 0x00000001 */
  6174. #define TIM_OR_TI1_RMP_1 (0x2UL << TIM_OR_TI1_RMP_Pos) /*!< 0x00000002 */
  6175. #define TIM_OR_TI4_RMP_Pos (6U)
  6176. #define TIM_OR_TI4_RMP_Msk (0x3UL << TIM_OR_TI4_RMP_Pos) /*!< 0x000000C0 */
  6177. #define TIM_OR_TI4_RMP TIM_OR_TI4_RMP_Msk /*!<TI4_RMP[1:0] bits (TIM5 Input 4 remap) */
  6178. #define TIM_OR_TI4_RMP_0 (0x1UL << TIM_OR_TI4_RMP_Pos) /*!< 0x0040 */
  6179. #define TIM_OR_TI4_RMP_1 (0x2UL << TIM_OR_TI4_RMP_Pos) /*!< 0x0080 */
  6180. #define TIM_OR_ITR1_RMP_Pos (10U)
  6181. #define TIM_OR_ITR1_RMP_Msk (0x3UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x00000C00 */
  6182. #define TIM_OR_ITR1_RMP TIM_OR_ITR1_RMP_Msk /*!<ITR1_RMP[1:0] bits (TIM2 Internal trigger 1 remap) */
  6183. #define TIM_OR_ITR1_RMP_0 (0x1UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x0400 */
  6184. #define TIM_OR_ITR1_RMP_1 (0x2UL << TIM_OR_ITR1_RMP_Pos) /*!< 0x0800 */
  6185. /******************************************************************************/
  6186. /* */
  6187. /* Universal Synchronous Asynchronous Receiver Transmitter */
  6188. /* */
  6189. /******************************************************************************/
  6190. /******************* Bit definition for USART_SR register *******************/
  6191. #define USART_SR_PE_Pos (0U)
  6192. #define USART_SR_PE_Msk (0x1UL << USART_SR_PE_Pos) /*!< 0x00000001 */
  6193. #define USART_SR_PE USART_SR_PE_Msk /*!<Parity Error */
  6194. #define USART_SR_FE_Pos (1U)
  6195. #define USART_SR_FE_Msk (0x1UL << USART_SR_FE_Pos) /*!< 0x00000002 */
  6196. #define USART_SR_FE USART_SR_FE_Msk /*!<Framing Error */
  6197. #define USART_SR_NE_Pos (2U)
  6198. #define USART_SR_NE_Msk (0x1UL << USART_SR_NE_Pos) /*!< 0x00000004 */
  6199. #define USART_SR_NE USART_SR_NE_Msk /*!<Noise Error Flag */
  6200. #define USART_SR_ORE_Pos (3U)
  6201. #define USART_SR_ORE_Msk (0x1UL << USART_SR_ORE_Pos) /*!< 0x00000008 */
  6202. #define USART_SR_ORE USART_SR_ORE_Msk /*!<OverRun Error */
  6203. #define USART_SR_IDLE_Pos (4U)
  6204. #define USART_SR_IDLE_Msk (0x1UL << USART_SR_IDLE_Pos) /*!< 0x00000010 */
  6205. #define USART_SR_IDLE USART_SR_IDLE_Msk /*!<IDLE line detected */
  6206. #define USART_SR_RXNE_Pos (5U)
  6207. #define USART_SR_RXNE_Msk (0x1UL << USART_SR_RXNE_Pos) /*!< 0x00000020 */
  6208. #define USART_SR_RXNE USART_SR_RXNE_Msk /*!<Read Data Register Not Empty */
  6209. #define USART_SR_TC_Pos (6U)
  6210. #define USART_SR_TC_Msk (0x1UL << USART_SR_TC_Pos) /*!< 0x00000040 */
  6211. #define USART_SR_TC USART_SR_TC_Msk /*!<Transmission Complete */
  6212. #define USART_SR_TXE_Pos (7U)
  6213. #define USART_SR_TXE_Msk (0x1UL << USART_SR_TXE_Pos) /*!< 0x00000080 */
  6214. #define USART_SR_TXE USART_SR_TXE_Msk /*!<Transmit Data Register Empty */
  6215. #define USART_SR_LBD_Pos (8U)
  6216. #define USART_SR_LBD_Msk (0x1UL << USART_SR_LBD_Pos) /*!< 0x00000100 */
  6217. #define USART_SR_LBD USART_SR_LBD_Msk /*!<LIN Break Detection Flag */
  6218. #define USART_SR_CTS_Pos (9U)
  6219. #define USART_SR_CTS_Msk (0x1UL << USART_SR_CTS_Pos) /*!< 0x00000200 */
  6220. #define USART_SR_CTS USART_SR_CTS_Msk /*!<CTS Flag */
  6221. /******************* Bit definition for USART_DR register *******************/
  6222. #define USART_DR_DR_Pos (0U)
  6223. #define USART_DR_DR_Msk (0x1FFUL << USART_DR_DR_Pos) /*!< 0x000001FF */
  6224. #define USART_DR_DR USART_DR_DR_Msk /*!<Data value */
  6225. /****************** Bit definition for USART_BRR register *******************/
  6226. #define USART_BRR_DIV_Fraction_Pos (0U)
  6227. #define USART_BRR_DIV_Fraction_Msk (0xFUL << USART_BRR_DIV_Fraction_Pos) /*!< 0x0000000F */
  6228. #define USART_BRR_DIV_Fraction USART_BRR_DIV_Fraction_Msk /*!<Fraction of USARTDIV */
  6229. #define USART_BRR_DIV_Mantissa_Pos (4U)
  6230. #define USART_BRR_DIV_Mantissa_Msk (0xFFFUL << USART_BRR_DIV_Mantissa_Pos) /*!< 0x0000FFF0 */
  6231. #define USART_BRR_DIV_Mantissa USART_BRR_DIV_Mantissa_Msk /*!<Mantissa of USARTDIV */
  6232. /****************** Bit definition for USART_CR1 register *******************/
  6233. #define USART_CR1_SBK_Pos (0U)
  6234. #define USART_CR1_SBK_Msk (0x1UL << USART_CR1_SBK_Pos) /*!< 0x00000001 */
  6235. #define USART_CR1_SBK USART_CR1_SBK_Msk /*!<Send Break */
  6236. #define USART_CR1_RWU_Pos (1U)
  6237. #define USART_CR1_RWU_Msk (0x1UL << USART_CR1_RWU_Pos) /*!< 0x00000002 */
  6238. #define USART_CR1_RWU USART_CR1_RWU_Msk /*!<Receiver wakeup */
  6239. #define USART_CR1_RE_Pos (2U)
  6240. #define USART_CR1_RE_Msk (0x1UL << USART_CR1_RE_Pos) /*!< 0x00000004 */
  6241. #define USART_CR1_RE USART_CR1_RE_Msk /*!<Receiver Enable */
  6242. #define USART_CR1_TE_Pos (3U)
  6243. #define USART_CR1_TE_Msk (0x1UL << USART_CR1_TE_Pos) /*!< 0x00000008 */
  6244. #define USART_CR1_TE USART_CR1_TE_Msk /*!<Transmitter Enable */
  6245. #define USART_CR1_IDLEIE_Pos (4U)
  6246. #define USART_CR1_IDLEIE_Msk (0x1UL << USART_CR1_IDLEIE_Pos) /*!< 0x00000010 */
  6247. #define USART_CR1_IDLEIE USART_CR1_IDLEIE_Msk /*!<IDLE Interrupt Enable */
  6248. #define USART_CR1_RXNEIE_Pos (5U)
  6249. #define USART_CR1_RXNEIE_Msk (0x1UL << USART_CR1_RXNEIE_Pos) /*!< 0x00000020 */
  6250. #define USART_CR1_RXNEIE USART_CR1_RXNEIE_Msk /*!<RXNE Interrupt Enable */
  6251. #define USART_CR1_TCIE_Pos (6U)
  6252. #define USART_CR1_TCIE_Msk (0x1UL << USART_CR1_TCIE_Pos) /*!< 0x00000040 */
  6253. #define USART_CR1_TCIE USART_CR1_TCIE_Msk /*!<Transmission Complete Interrupt Enable */
  6254. #define USART_CR1_TXEIE_Pos (7U)
  6255. #define USART_CR1_TXEIE_Msk (0x1UL << USART_CR1_TXEIE_Pos) /*!< 0x00000080 */
  6256. #define USART_CR1_TXEIE USART_CR1_TXEIE_Msk /*!<TXE Interrupt Enable */
  6257. #define USART_CR1_PEIE_Pos (8U)
  6258. #define USART_CR1_PEIE_Msk (0x1UL << USART_CR1_PEIE_Pos) /*!< 0x00000100 */
  6259. #define USART_CR1_PEIE USART_CR1_PEIE_Msk /*!<PE Interrupt Enable */
  6260. #define USART_CR1_PS_Pos (9U)
  6261. #define USART_CR1_PS_Msk (0x1UL << USART_CR1_PS_Pos) /*!< 0x00000200 */
  6262. #define USART_CR1_PS USART_CR1_PS_Msk /*!<Parity Selection */
  6263. #define USART_CR1_PCE_Pos (10U)
  6264. #define USART_CR1_PCE_Msk (0x1UL << USART_CR1_PCE_Pos) /*!< 0x00000400 */
  6265. #define USART_CR1_PCE USART_CR1_PCE_Msk /*!<Parity Control Enable */
  6266. #define USART_CR1_WAKE_Pos (11U)
  6267. #define USART_CR1_WAKE_Msk (0x1UL << USART_CR1_WAKE_Pos) /*!< 0x00000800 */
  6268. #define USART_CR1_WAKE USART_CR1_WAKE_Msk /*!<Wakeup method */
  6269. #define USART_CR1_M_Pos (12U)
  6270. #define USART_CR1_M_Msk (0x1UL << USART_CR1_M_Pos) /*!< 0x00001000 */
  6271. #define USART_CR1_M USART_CR1_M_Msk /*!<Word length */
  6272. #define USART_CR1_UE_Pos (13U)
  6273. #define USART_CR1_UE_Msk (0x1UL << USART_CR1_UE_Pos) /*!< 0x00002000 */
  6274. #define USART_CR1_UE USART_CR1_UE_Msk /*!<USART Enable */
  6275. #define USART_CR1_OVER8_Pos (15U)
  6276. #define USART_CR1_OVER8_Msk (0x1UL << USART_CR1_OVER8_Pos) /*!< 0x00008000 */
  6277. #define USART_CR1_OVER8 USART_CR1_OVER8_Msk /*!<USART Oversampling by 8 enable */
  6278. /****************** Bit definition for USART_CR2 register *******************/
  6279. #define USART_CR2_ADD_Pos (0U)
  6280. #define USART_CR2_ADD_Msk (0xFUL << USART_CR2_ADD_Pos) /*!< 0x0000000F */
  6281. #define USART_CR2_ADD USART_CR2_ADD_Msk /*!<Address of the USART node */
  6282. #define USART_CR2_LBDL_Pos (5U)
  6283. #define USART_CR2_LBDL_Msk (0x1UL << USART_CR2_LBDL_Pos) /*!< 0x00000020 */
  6284. #define USART_CR2_LBDL USART_CR2_LBDL_Msk /*!<LIN Break Detection Length */
  6285. #define USART_CR2_LBDIE_Pos (6U)
  6286. #define USART_CR2_LBDIE_Msk (0x1UL << USART_CR2_LBDIE_Pos) /*!< 0x00000040 */
  6287. #define USART_CR2_LBDIE USART_CR2_LBDIE_Msk /*!<LIN Break Detection Interrupt Enable */
  6288. #define USART_CR2_LBCL_Pos (8U)
  6289. #define USART_CR2_LBCL_Msk (0x1UL << USART_CR2_LBCL_Pos) /*!< 0x00000100 */
  6290. #define USART_CR2_LBCL USART_CR2_LBCL_Msk /*!<Last Bit Clock pulse */
  6291. #define USART_CR2_CPHA_Pos (9U)
  6292. #define USART_CR2_CPHA_Msk (0x1UL << USART_CR2_CPHA_Pos) /*!< 0x00000200 */
  6293. #define USART_CR2_CPHA USART_CR2_CPHA_Msk /*!<Clock Phase */
  6294. #define USART_CR2_CPOL_Pos (10U)
  6295. #define USART_CR2_CPOL_Msk (0x1UL << USART_CR2_CPOL_Pos) /*!< 0x00000400 */
  6296. #define USART_CR2_CPOL USART_CR2_CPOL_Msk /*!<Clock Polarity */
  6297. #define USART_CR2_CLKEN_Pos (11U)
  6298. #define USART_CR2_CLKEN_Msk (0x1UL << USART_CR2_CLKEN_Pos) /*!< 0x00000800 */
  6299. #define USART_CR2_CLKEN USART_CR2_CLKEN_Msk /*!<Clock Enable */
  6300. #define USART_CR2_STOP_Pos (12U)
  6301. #define USART_CR2_STOP_Msk (0x3UL << USART_CR2_STOP_Pos) /*!< 0x00003000 */
  6302. #define USART_CR2_STOP USART_CR2_STOP_Msk /*!<STOP[1:0] bits (STOP bits) */
  6303. #define USART_CR2_STOP_0 (0x1UL << USART_CR2_STOP_Pos) /*!< 0x1000 */
  6304. #define USART_CR2_STOP_1 (0x2UL << USART_CR2_STOP_Pos) /*!< 0x2000 */
  6305. #define USART_CR2_LINEN_Pos (14U)
  6306. #define USART_CR2_LINEN_Msk (0x1UL << USART_CR2_LINEN_Pos) /*!< 0x00004000 */
  6307. #define USART_CR2_LINEN USART_CR2_LINEN_Msk /*!<LIN mode enable */
  6308. /****************** Bit definition for USART_CR3 register *******************/
  6309. #define USART_CR3_EIE_Pos (0U)
  6310. #define USART_CR3_EIE_Msk (0x1UL << USART_CR3_EIE_Pos) /*!< 0x00000001 */
  6311. #define USART_CR3_EIE USART_CR3_EIE_Msk /*!<Error Interrupt Enable */
  6312. #define USART_CR3_IREN_Pos (1U)
  6313. #define USART_CR3_IREN_Msk (0x1UL << USART_CR3_IREN_Pos) /*!< 0x00000002 */
  6314. #define USART_CR3_IREN USART_CR3_IREN_Msk /*!<IrDA mode Enable */
  6315. #define USART_CR3_IRLP_Pos (2U)
  6316. #define USART_CR3_IRLP_Msk (0x1UL << USART_CR3_IRLP_Pos) /*!< 0x00000004 */
  6317. #define USART_CR3_IRLP USART_CR3_IRLP_Msk /*!<IrDA Low-Power */
  6318. #define USART_CR3_HDSEL_Pos (3U)
  6319. #define USART_CR3_HDSEL_Msk (0x1UL << USART_CR3_HDSEL_Pos) /*!< 0x00000008 */
  6320. #define USART_CR3_HDSEL USART_CR3_HDSEL_Msk /*!<Half-Duplex Selection */
  6321. #define USART_CR3_NACK_Pos (4U)
  6322. #define USART_CR3_NACK_Msk (0x1UL << USART_CR3_NACK_Pos) /*!< 0x00000010 */
  6323. #define USART_CR3_NACK USART_CR3_NACK_Msk /*!<Smartcard NACK enable */
  6324. #define USART_CR3_SCEN_Pos (5U)
  6325. #define USART_CR3_SCEN_Msk (0x1UL << USART_CR3_SCEN_Pos) /*!< 0x00000020 */
  6326. #define USART_CR3_SCEN USART_CR3_SCEN_Msk /*!<Smartcard mode enable */
  6327. #define USART_CR3_DMAR_Pos (6U)
  6328. #define USART_CR3_DMAR_Msk (0x1UL << USART_CR3_DMAR_Pos) /*!< 0x00000040 */
  6329. #define USART_CR3_DMAR USART_CR3_DMAR_Msk /*!<DMA Enable Receiver */
  6330. #define USART_CR3_DMAT_Pos (7U)
  6331. #define USART_CR3_DMAT_Msk (0x1UL << USART_CR3_DMAT_Pos) /*!< 0x00000080 */
  6332. #define USART_CR3_DMAT USART_CR3_DMAT_Msk /*!<DMA Enable Transmitter */
  6333. #define USART_CR3_RTSE_Pos (8U)
  6334. #define USART_CR3_RTSE_Msk (0x1UL << USART_CR3_RTSE_Pos) /*!< 0x00000100 */
  6335. #define USART_CR3_RTSE USART_CR3_RTSE_Msk /*!<RTS Enable */
  6336. #define USART_CR3_CTSE_Pos (9U)
  6337. #define USART_CR3_CTSE_Msk (0x1UL << USART_CR3_CTSE_Pos) /*!< 0x00000200 */
  6338. #define USART_CR3_CTSE USART_CR3_CTSE_Msk /*!<CTS Enable */
  6339. #define USART_CR3_CTSIE_Pos (10U)
  6340. #define USART_CR3_CTSIE_Msk (0x1UL << USART_CR3_CTSIE_Pos) /*!< 0x00000400 */
  6341. #define USART_CR3_CTSIE USART_CR3_CTSIE_Msk /*!<CTS Interrupt Enable */
  6342. #define USART_CR3_ONEBIT_Pos (11U)
  6343. #define USART_CR3_ONEBIT_Msk (0x1UL << USART_CR3_ONEBIT_Pos) /*!< 0x00000800 */
  6344. #define USART_CR3_ONEBIT USART_CR3_ONEBIT_Msk /*!<USART One bit method enable */
  6345. /****************** Bit definition for USART_GTPR register ******************/
  6346. #define USART_GTPR_PSC_Pos (0U)
  6347. #define USART_GTPR_PSC_Msk (0xFFUL << USART_GTPR_PSC_Pos) /*!< 0x000000FF */
  6348. #define USART_GTPR_PSC USART_GTPR_PSC_Msk /*!<PSC[7:0] bits (Prescaler value) */
  6349. #define USART_GTPR_PSC_0 (0x01UL << USART_GTPR_PSC_Pos) /*!< 0x0001 */
  6350. #define USART_GTPR_PSC_1 (0x02UL << USART_GTPR_PSC_Pos) /*!< 0x0002 */
  6351. #define USART_GTPR_PSC_2 (0x04UL << USART_GTPR_PSC_Pos) /*!< 0x0004 */
  6352. #define USART_GTPR_PSC_3 (0x08UL << USART_GTPR_PSC_Pos) /*!< 0x0008 */
  6353. #define USART_GTPR_PSC_4 (0x10UL << USART_GTPR_PSC_Pos) /*!< 0x0010 */
  6354. #define USART_GTPR_PSC_5 (0x20UL << USART_GTPR_PSC_Pos) /*!< 0x0020 */
  6355. #define USART_GTPR_PSC_6 (0x40UL << USART_GTPR_PSC_Pos) /*!< 0x0040 */
  6356. #define USART_GTPR_PSC_7 (0x80UL << USART_GTPR_PSC_Pos) /*!< 0x0080 */
  6357. #define USART_GTPR_GT_Pos (8U)
  6358. #define USART_GTPR_GT_Msk (0xFFUL << USART_GTPR_GT_Pos) /*!< 0x0000FF00 */
  6359. #define USART_GTPR_GT USART_GTPR_GT_Msk /*!<Guard time value */
  6360. /******************************************************************************/
  6361. /* */
  6362. /* Window WATCHDOG */
  6363. /* */
  6364. /******************************************************************************/
  6365. /******************* Bit definition for WWDG_CR register ********************/
  6366. #define WWDG_CR_T_Pos (0U)
  6367. #define WWDG_CR_T_Msk (0x7FUL << WWDG_CR_T_Pos) /*!< 0x0000007F */
  6368. #define WWDG_CR_T WWDG_CR_T_Msk /*!<T[6:0] bits (7-Bit counter (MSB to LSB)) */
  6369. #define WWDG_CR_T_0 (0x01UL << WWDG_CR_T_Pos) /*!< 0x01 */
  6370. #define WWDG_CR_T_1 (0x02UL << WWDG_CR_T_Pos) /*!< 0x02 */
  6371. #define WWDG_CR_T_2 (0x04UL << WWDG_CR_T_Pos) /*!< 0x04 */
  6372. #define WWDG_CR_T_3 (0x08UL << WWDG_CR_T_Pos) /*!< 0x08 */
  6373. #define WWDG_CR_T_4 (0x10UL << WWDG_CR_T_Pos) /*!< 0x10 */
  6374. #define WWDG_CR_T_5 (0x20UL << WWDG_CR_T_Pos) /*!< 0x20 */
  6375. #define WWDG_CR_T_6 (0x40UL << WWDG_CR_T_Pos) /*!< 0x40 */
  6376. /* Legacy defines */
  6377. #define WWDG_CR_T0 WWDG_CR_T_0
  6378. #define WWDG_CR_T1 WWDG_CR_T_1
  6379. #define WWDG_CR_T2 WWDG_CR_T_2
  6380. #define WWDG_CR_T3 WWDG_CR_T_3
  6381. #define WWDG_CR_T4 WWDG_CR_T_4
  6382. #define WWDG_CR_T5 WWDG_CR_T_5
  6383. #define WWDG_CR_T6 WWDG_CR_T_6
  6384. #define WWDG_CR_WDGA_Pos (7U)
  6385. #define WWDG_CR_WDGA_Msk (0x1UL << WWDG_CR_WDGA_Pos) /*!< 0x00000080 */
  6386. #define WWDG_CR_WDGA WWDG_CR_WDGA_Msk /*!<Activation bit */
  6387. /******************* Bit definition for WWDG_CFR register *******************/
  6388. #define WWDG_CFR_W_Pos (0U)
  6389. #define WWDG_CFR_W_Msk (0x7FUL << WWDG_CFR_W_Pos) /*!< 0x0000007F */
  6390. #define WWDG_CFR_W WWDG_CFR_W_Msk /*!<W[6:0] bits (7-bit window value) */
  6391. #define WWDG_CFR_W_0 (0x01UL << WWDG_CFR_W_Pos) /*!< 0x0001 */
  6392. #define WWDG_CFR_W_1 (0x02UL << WWDG_CFR_W_Pos) /*!< 0x0002 */
  6393. #define WWDG_CFR_W_2 (0x04UL << WWDG_CFR_W_Pos) /*!< 0x0004 */
  6394. #define WWDG_CFR_W_3 (0x08UL << WWDG_CFR_W_Pos) /*!< 0x0008 */
  6395. #define WWDG_CFR_W_4 (0x10UL << WWDG_CFR_W_Pos) /*!< 0x0010 */
  6396. #define WWDG_CFR_W_5 (0x20UL << WWDG_CFR_W_Pos) /*!< 0x0020 */
  6397. #define WWDG_CFR_W_6 (0x40UL << WWDG_CFR_W_Pos) /*!< 0x0040 */
  6398. /* Legacy defines */
  6399. #define WWDG_CFR_W0 WWDG_CFR_W_0
  6400. #define WWDG_CFR_W1 WWDG_CFR_W_1
  6401. #define WWDG_CFR_W2 WWDG_CFR_W_2
  6402. #define WWDG_CFR_W3 WWDG_CFR_W_3
  6403. #define WWDG_CFR_W4 WWDG_CFR_W_4
  6404. #define WWDG_CFR_W5 WWDG_CFR_W_5
  6405. #define WWDG_CFR_W6 WWDG_CFR_W_6
  6406. #define WWDG_CFR_WDGTB_Pos (7U)
  6407. #define WWDG_CFR_WDGTB_Msk (0x3UL << WWDG_CFR_WDGTB_Pos) /*!< 0x00000180 */
  6408. #define WWDG_CFR_WDGTB WWDG_CFR_WDGTB_Msk /*!<WDGTB[1:0] bits (Timer Base) */
  6409. #define WWDG_CFR_WDGTB_0 (0x1UL << WWDG_CFR_WDGTB_Pos) /*!< 0x0080 */
  6410. #define WWDG_CFR_WDGTB_1 (0x2UL << WWDG_CFR_WDGTB_Pos) /*!< 0x0100 */
  6411. /* Legacy defines */
  6412. #define WWDG_CFR_WDGTB0 WWDG_CFR_WDGTB_0
  6413. #define WWDG_CFR_WDGTB1 WWDG_CFR_WDGTB_1
  6414. #define WWDG_CFR_EWI_Pos (9U)
  6415. #define WWDG_CFR_EWI_Msk (0x1UL << WWDG_CFR_EWI_Pos) /*!< 0x00000200 */
  6416. #define WWDG_CFR_EWI WWDG_CFR_EWI_Msk /*!<Early Wakeup Interrupt */
  6417. /******************* Bit definition for WWDG_SR register ********************/
  6418. #define WWDG_SR_EWIF_Pos (0U)
  6419. #define WWDG_SR_EWIF_Msk (0x1UL << WWDG_SR_EWIF_Pos) /*!< 0x00000001 */
  6420. #define WWDG_SR_EWIF WWDG_SR_EWIF_Msk /*!<Early Wakeup Interrupt Flag */
  6421. /******************************************************************************/
  6422. /* */
  6423. /* DBG */
  6424. /* */
  6425. /******************************************************************************/
  6426. /******************** Bit definition for DBGMCU_IDCODE register *************/
  6427. #define DBGMCU_IDCODE_DEV_ID_Pos (0U)
  6428. #define DBGMCU_IDCODE_DEV_ID_Msk (0xFFFUL << DBGMCU_IDCODE_DEV_ID_Pos) /*!< 0x00000FFF */
  6429. #define DBGMCU_IDCODE_DEV_ID DBGMCU_IDCODE_DEV_ID_Msk
  6430. #define DBGMCU_IDCODE_REV_ID_Pos (16U)
  6431. #define DBGMCU_IDCODE_REV_ID_Msk (0xFFFFUL << DBGMCU_IDCODE_REV_ID_Pos) /*!< 0xFFFF0000 */
  6432. #define DBGMCU_IDCODE_REV_ID DBGMCU_IDCODE_REV_ID_Msk
  6433. /******************** Bit definition for DBGMCU_CR register *****************/
  6434. #define DBGMCU_CR_DBG_SLEEP_Pos (0U)
  6435. #define DBGMCU_CR_DBG_SLEEP_Msk (0x1UL << DBGMCU_CR_DBG_SLEEP_Pos) /*!< 0x00000001 */
  6436. #define DBGMCU_CR_DBG_SLEEP DBGMCU_CR_DBG_SLEEP_Msk
  6437. #define DBGMCU_CR_DBG_STOP_Pos (1U)
  6438. #define DBGMCU_CR_DBG_STOP_Msk (0x1UL << DBGMCU_CR_DBG_STOP_Pos) /*!< 0x00000002 */
  6439. #define DBGMCU_CR_DBG_STOP DBGMCU_CR_DBG_STOP_Msk
  6440. #define DBGMCU_CR_DBG_STANDBY_Pos (2U)
  6441. #define DBGMCU_CR_DBG_STANDBY_Msk (0x1UL << DBGMCU_CR_DBG_STANDBY_Pos) /*!< 0x00000004 */
  6442. #define DBGMCU_CR_DBG_STANDBY DBGMCU_CR_DBG_STANDBY_Msk
  6443. #define DBGMCU_CR_TRACE_IOEN_Pos (5U)
  6444. #define DBGMCU_CR_TRACE_IOEN_Msk (0x1UL << DBGMCU_CR_TRACE_IOEN_Pos) /*!< 0x00000020 */
  6445. #define DBGMCU_CR_TRACE_IOEN DBGMCU_CR_TRACE_IOEN_Msk
  6446. #define DBGMCU_CR_TRACE_MODE_Pos (6U)
  6447. #define DBGMCU_CR_TRACE_MODE_Msk (0x3UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x000000C0 */
  6448. #define DBGMCU_CR_TRACE_MODE DBGMCU_CR_TRACE_MODE_Msk
  6449. #define DBGMCU_CR_TRACE_MODE_0 (0x1UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000040 */
  6450. #define DBGMCU_CR_TRACE_MODE_1 (0x2UL << DBGMCU_CR_TRACE_MODE_Pos) /*!< 0x00000080 */
  6451. /******************** Bit definition for DBGMCU_APB1_FZ register ************/
  6452. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos (0U)
  6453. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM2_STOP_Pos) /*!< 0x00000001 */
  6454. #define DBGMCU_APB1_FZ_DBG_TIM2_STOP DBGMCU_APB1_FZ_DBG_TIM2_STOP_Msk
  6455. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos (1U)
  6456. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM3_STOP_Pos) /*!< 0x00000002 */
  6457. #define DBGMCU_APB1_FZ_DBG_TIM3_STOP DBGMCU_APB1_FZ_DBG_TIM3_STOP_Msk
  6458. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos (2U)
  6459. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM4_STOP_Pos) /*!< 0x00000004 */
  6460. #define DBGMCU_APB1_FZ_DBG_TIM4_STOP DBGMCU_APB1_FZ_DBG_TIM4_STOP_Msk
  6461. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos (3U)
  6462. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_TIM5_STOP_Pos) /*!< 0x00000008 */
  6463. #define DBGMCU_APB1_FZ_DBG_TIM5_STOP DBGMCU_APB1_FZ_DBG_TIM5_STOP_Msk
  6464. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos (10U)
  6465. #define DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_RTC_STOP_Pos) /*!< 0x00000400 */
  6466. #define DBGMCU_APB1_FZ_DBG_RTC_STOP DBGMCU_APB1_FZ_DBG_RTC_STOP_Msk
  6467. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos (11U)
  6468. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_WWDG_STOP_Pos) /*!< 0x00000800 */
  6469. #define DBGMCU_APB1_FZ_DBG_WWDG_STOP DBGMCU_APB1_FZ_DBG_WWDG_STOP_Msk
  6470. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos (12U)
  6471. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_IWDG_STOP_Pos) /*!< 0x00001000 */
  6472. #define DBGMCU_APB1_FZ_DBG_IWDG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP_Msk
  6473. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos (21U)
  6474. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Pos) /*!< 0x00200000 */
  6475. #define DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C1_SMBUS_TIMEOUT_Msk
  6476. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos (22U)
  6477. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Pos) /*!< 0x00400000 */
  6478. #define DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C2_SMBUS_TIMEOUT_Msk
  6479. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos (23U)
  6480. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk (0x1UL << DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Pos) /*!< 0x00800000 */
  6481. #define DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT DBGMCU_APB1_FZ_DBG_I2C3_SMBUS_TIMEOUT_Msk
  6482. /* Old IWDGSTOP bit definition, maintained for legacy purpose */
  6483. #define DBGMCU_APB1_FZ_DBG_IWDEG_STOP DBGMCU_APB1_FZ_DBG_IWDG_STOP
  6484. /******************** Bit definition for DBGMCU_APB2_FZ register ************/
  6485. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos (0U)
  6486. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM1_STOP_Pos) /*!< 0x00000001 */
  6487. #define DBGMCU_APB2_FZ_DBG_TIM1_STOP DBGMCU_APB2_FZ_DBG_TIM1_STOP_Msk
  6488. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos (16U)
  6489. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM9_STOP_Pos) /*!< 0x00010000 */
  6490. #define DBGMCU_APB2_FZ_DBG_TIM9_STOP DBGMCU_APB2_FZ_DBG_TIM9_STOP_Msk
  6491. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos (17U)
  6492. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM10_STOP_Pos) /*!< 0x00020000 */
  6493. #define DBGMCU_APB2_FZ_DBG_TIM10_STOP DBGMCU_APB2_FZ_DBG_TIM10_STOP_Msk
  6494. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos (18U)
  6495. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk (0x1UL << DBGMCU_APB2_FZ_DBG_TIM11_STOP_Pos) /*!< 0x00040000 */
  6496. #define DBGMCU_APB2_FZ_DBG_TIM11_STOP DBGMCU_APB2_FZ_DBG_TIM11_STOP_Msk
  6497. /******************************************************************************/
  6498. /* */
  6499. /* USB_OTG */
  6500. /* */
  6501. /******************************************************************************/
  6502. /******************** Bit definition for USB_OTG_GOTGCTL register ***********/
  6503. #define USB_OTG_GOTGCTL_SRQSCS_Pos (0U)
  6504. #define USB_OTG_GOTGCTL_SRQSCS_Msk (0x1UL << USB_OTG_GOTGCTL_SRQSCS_Pos) /*!< 0x00000001 */
  6505. #define USB_OTG_GOTGCTL_SRQSCS USB_OTG_GOTGCTL_SRQSCS_Msk /*!< Session request success */
  6506. #define USB_OTG_GOTGCTL_SRQ_Pos (1U)
  6507. #define USB_OTG_GOTGCTL_SRQ_Msk (0x1UL << USB_OTG_GOTGCTL_SRQ_Pos) /*!< 0x00000002 */
  6508. #define USB_OTG_GOTGCTL_SRQ USB_OTG_GOTGCTL_SRQ_Msk /*!< Session request */
  6509. #define USB_OTG_GOTGCTL_HNGSCS_Pos (8U)
  6510. #define USB_OTG_GOTGCTL_HNGSCS_Msk (0x1UL << USB_OTG_GOTGCTL_HNGSCS_Pos) /*!< 0x00000100 */
  6511. #define USB_OTG_GOTGCTL_HNGSCS USB_OTG_GOTGCTL_HNGSCS_Msk /*!< Host set HNP enable */
  6512. #define USB_OTG_GOTGCTL_HNPRQ_Pos (9U)
  6513. #define USB_OTG_GOTGCTL_HNPRQ_Msk (0x1UL << USB_OTG_GOTGCTL_HNPRQ_Pos) /*!< 0x00000200 */
  6514. #define USB_OTG_GOTGCTL_HNPRQ USB_OTG_GOTGCTL_HNPRQ_Msk /*!< HNP request */
  6515. #define USB_OTG_GOTGCTL_HSHNPEN_Pos (10U)
  6516. #define USB_OTG_GOTGCTL_HSHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_HSHNPEN_Pos) /*!< 0x00000400 */
  6517. #define USB_OTG_GOTGCTL_HSHNPEN USB_OTG_GOTGCTL_HSHNPEN_Msk /*!< Host set HNP enable */
  6518. #define USB_OTG_GOTGCTL_DHNPEN_Pos (11U)
  6519. #define USB_OTG_GOTGCTL_DHNPEN_Msk (0x1UL << USB_OTG_GOTGCTL_DHNPEN_Pos) /*!< 0x00000800 */
  6520. #define USB_OTG_GOTGCTL_DHNPEN USB_OTG_GOTGCTL_DHNPEN_Msk /*!< Device HNP enabled */
  6521. #define USB_OTG_GOTGCTL_CIDSTS_Pos (16U)
  6522. #define USB_OTG_GOTGCTL_CIDSTS_Msk (0x1UL << USB_OTG_GOTGCTL_CIDSTS_Pos) /*!< 0x00010000 */
  6523. #define USB_OTG_GOTGCTL_CIDSTS USB_OTG_GOTGCTL_CIDSTS_Msk /*!< Connector ID status */
  6524. #define USB_OTG_GOTGCTL_DBCT_Pos (17U)
  6525. #define USB_OTG_GOTGCTL_DBCT_Msk (0x1UL << USB_OTG_GOTGCTL_DBCT_Pos) /*!< 0x00020000 */
  6526. #define USB_OTG_GOTGCTL_DBCT USB_OTG_GOTGCTL_DBCT_Msk /*!< Long/short debounce time */
  6527. #define USB_OTG_GOTGCTL_ASVLD_Pos (18U)
  6528. #define USB_OTG_GOTGCTL_ASVLD_Msk (0x1UL << USB_OTG_GOTGCTL_ASVLD_Pos) /*!< 0x00040000 */
  6529. #define USB_OTG_GOTGCTL_ASVLD USB_OTG_GOTGCTL_ASVLD_Msk /*!< A-session valid */
  6530. #define USB_OTG_GOTGCTL_BSVLD_Pos (19U)
  6531. #define USB_OTG_GOTGCTL_BSVLD_Msk (0x1UL << USB_OTG_GOTGCTL_BSVLD_Pos) /*!< 0x00080000 */
  6532. #define USB_OTG_GOTGCTL_BSVLD USB_OTG_GOTGCTL_BSVLD_Msk /*!< B-session valid */
  6533. /******************** Bit definition forUSB_OTG_HCFG register ********************/
  6534. #define USB_OTG_HCFG_FSLSPCS_Pos (0U)
  6535. #define USB_OTG_HCFG_FSLSPCS_Msk (0x3UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000003 */
  6536. #define USB_OTG_HCFG_FSLSPCS USB_OTG_HCFG_FSLSPCS_Msk /*!< FS/LS PHY clock select */
  6537. #define USB_OTG_HCFG_FSLSPCS_0 (0x1UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000001 */
  6538. #define USB_OTG_HCFG_FSLSPCS_1 (0x2UL << USB_OTG_HCFG_FSLSPCS_Pos) /*!< 0x00000002 */
  6539. #define USB_OTG_HCFG_FSLSS_Pos (2U)
  6540. #define USB_OTG_HCFG_FSLSS_Msk (0x1UL << USB_OTG_HCFG_FSLSS_Pos) /*!< 0x00000004 */
  6541. #define USB_OTG_HCFG_FSLSS USB_OTG_HCFG_FSLSS_Msk /*!< FS- and LS-only support */
  6542. /******************** Bit definition for USB_OTG_DCFG register ********************/
  6543. #define USB_OTG_DCFG_DSPD_Pos (0U)
  6544. #define USB_OTG_DCFG_DSPD_Msk (0x3UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000003 */
  6545. #define USB_OTG_DCFG_DSPD USB_OTG_DCFG_DSPD_Msk /*!< Device speed */
  6546. #define USB_OTG_DCFG_DSPD_0 (0x1UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000001 */
  6547. #define USB_OTG_DCFG_DSPD_1 (0x2UL << USB_OTG_DCFG_DSPD_Pos) /*!< 0x00000002 */
  6548. #define USB_OTG_DCFG_NZLSOHSK_Pos (2U)
  6549. #define USB_OTG_DCFG_NZLSOHSK_Msk (0x1UL << USB_OTG_DCFG_NZLSOHSK_Pos) /*!< 0x00000004 */
  6550. #define USB_OTG_DCFG_NZLSOHSK USB_OTG_DCFG_NZLSOHSK_Msk /*!< Nonzero-length status OUT handshake */
  6551. #define USB_OTG_DCFG_DAD_Pos (4U)
  6552. #define USB_OTG_DCFG_DAD_Msk (0x7FUL << USB_OTG_DCFG_DAD_Pos) /*!< 0x000007F0 */
  6553. #define USB_OTG_DCFG_DAD USB_OTG_DCFG_DAD_Msk /*!< Device address */
  6554. #define USB_OTG_DCFG_DAD_0 (0x01UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000010 */
  6555. #define USB_OTG_DCFG_DAD_1 (0x02UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000020 */
  6556. #define USB_OTG_DCFG_DAD_2 (0x04UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000040 */
  6557. #define USB_OTG_DCFG_DAD_3 (0x08UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000080 */
  6558. #define USB_OTG_DCFG_DAD_4 (0x10UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000100 */
  6559. #define USB_OTG_DCFG_DAD_5 (0x20UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000200 */
  6560. #define USB_OTG_DCFG_DAD_6 (0x40UL << USB_OTG_DCFG_DAD_Pos) /*!< 0x00000400 */
  6561. #define USB_OTG_DCFG_PFIVL_Pos (11U)
  6562. #define USB_OTG_DCFG_PFIVL_Msk (0x3UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001800 */
  6563. #define USB_OTG_DCFG_PFIVL USB_OTG_DCFG_PFIVL_Msk /*!< Periodic (micro)frame interval */
  6564. #define USB_OTG_DCFG_PFIVL_0 (0x1UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00000800 */
  6565. #define USB_OTG_DCFG_PFIVL_1 (0x2UL << USB_OTG_DCFG_PFIVL_Pos) /*!< 0x00001000 */
  6566. #define USB_OTG_DCFG_XCVRDLY_Pos (14U)
  6567. #define USB_OTG_DCFG_XCVRDLY_Msk (0x1UL << USB_OTG_DCFG_XCVRDLY_Pos) /*!< 0x00004000 */
  6568. #define USB_OTG_DCFG_XCVRDLY USB_OTG_DCFG_XCVRDLY_Msk /*!< Transceiver delay */
  6569. #define USB_OTG_DCFG_ERRATIM_Pos (15U)
  6570. #define USB_OTG_DCFG_ERRATIM_Msk (0x1UL << USB_OTG_DCFG_ERRATIM_Pos) /*!< 0x00008000 */
  6571. #define USB_OTG_DCFG_ERRATIM USB_OTG_DCFG_ERRATIM_Msk /*!< Erratic error interrupt mask */
  6572. #define USB_OTG_DCFG_PERSCHIVL_Pos (24U)
  6573. #define USB_OTG_DCFG_PERSCHIVL_Msk (0x3UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x03000000 */
  6574. #define USB_OTG_DCFG_PERSCHIVL USB_OTG_DCFG_PERSCHIVL_Msk /*!< Periodic scheduling interval */
  6575. #define USB_OTG_DCFG_PERSCHIVL_0 (0x1UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x01000000 */
  6576. #define USB_OTG_DCFG_PERSCHIVL_1 (0x2UL << USB_OTG_DCFG_PERSCHIVL_Pos) /*!< 0x02000000 */
  6577. /******************** Bit definition for USB_OTG_PCGCR register ********************/
  6578. #define USB_OTG_PCGCR_STPPCLK_Pos (0U)
  6579. #define USB_OTG_PCGCR_STPPCLK_Msk (0x1UL << USB_OTG_PCGCR_STPPCLK_Pos) /*!< 0x00000001 */
  6580. #define USB_OTG_PCGCR_STPPCLK USB_OTG_PCGCR_STPPCLK_Msk /*!< Stop PHY clock */
  6581. #define USB_OTG_PCGCR_GATEHCLK_Pos (1U)
  6582. #define USB_OTG_PCGCR_GATEHCLK_Msk (0x1UL << USB_OTG_PCGCR_GATEHCLK_Pos) /*!< 0x00000002 */
  6583. #define USB_OTG_PCGCR_GATEHCLK USB_OTG_PCGCR_GATEHCLK_Msk /*!< Gate HCLK */
  6584. #define USB_OTG_PCGCR_PHYSUSP_Pos (4U)
  6585. #define USB_OTG_PCGCR_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCR_PHYSUSP_Pos) /*!< 0x00000010 */
  6586. #define USB_OTG_PCGCR_PHYSUSP USB_OTG_PCGCR_PHYSUSP_Msk /*!< PHY suspended */
  6587. /******************** Bit definition for USB_OTG_GOTGINT register ********************/
  6588. #define USB_OTG_GOTGINT_SEDET_Pos (2U)
  6589. #define USB_OTG_GOTGINT_SEDET_Msk (0x1UL << USB_OTG_GOTGINT_SEDET_Pos) /*!< 0x00000004 */
  6590. #define USB_OTG_GOTGINT_SEDET USB_OTG_GOTGINT_SEDET_Msk /*!< Session end detected */
  6591. #define USB_OTG_GOTGINT_SRSSCHG_Pos (8U)
  6592. #define USB_OTG_GOTGINT_SRSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_SRSSCHG_Pos) /*!< 0x00000100 */
  6593. #define USB_OTG_GOTGINT_SRSSCHG USB_OTG_GOTGINT_SRSSCHG_Msk /*!< Session request success status change */
  6594. #define USB_OTG_GOTGINT_HNSSCHG_Pos (9U)
  6595. #define USB_OTG_GOTGINT_HNSSCHG_Msk (0x1UL << USB_OTG_GOTGINT_HNSSCHG_Pos) /*!< 0x00000200 */
  6596. #define USB_OTG_GOTGINT_HNSSCHG USB_OTG_GOTGINT_HNSSCHG_Msk /*!< Host negotiation success status change */
  6597. #define USB_OTG_GOTGINT_HNGDET_Pos (17U)
  6598. #define USB_OTG_GOTGINT_HNGDET_Msk (0x1UL << USB_OTG_GOTGINT_HNGDET_Pos) /*!< 0x00020000 */
  6599. #define USB_OTG_GOTGINT_HNGDET USB_OTG_GOTGINT_HNGDET_Msk /*!< Host negotiation detected */
  6600. #define USB_OTG_GOTGINT_ADTOCHG_Pos (18U)
  6601. #define USB_OTG_GOTGINT_ADTOCHG_Msk (0x1UL << USB_OTG_GOTGINT_ADTOCHG_Pos) /*!< 0x00040000 */
  6602. #define USB_OTG_GOTGINT_ADTOCHG USB_OTG_GOTGINT_ADTOCHG_Msk /*!< A-device timeout change */
  6603. #define USB_OTG_GOTGINT_DBCDNE_Pos (19U)
  6604. #define USB_OTG_GOTGINT_DBCDNE_Msk (0x1UL << USB_OTG_GOTGINT_DBCDNE_Pos) /*!< 0x00080000 */
  6605. #define USB_OTG_GOTGINT_DBCDNE USB_OTG_GOTGINT_DBCDNE_Msk /*!< Debounce done */
  6606. /******************** Bit definition for USB_OTG_DCTL register ********************/
  6607. #define USB_OTG_DCTL_RWUSIG_Pos (0U)
  6608. #define USB_OTG_DCTL_RWUSIG_Msk (0x1UL << USB_OTG_DCTL_RWUSIG_Pos) /*!< 0x00000001 */
  6609. #define USB_OTG_DCTL_RWUSIG USB_OTG_DCTL_RWUSIG_Msk /*!< Remote wakeup signaling */
  6610. #define USB_OTG_DCTL_SDIS_Pos (1U)
  6611. #define USB_OTG_DCTL_SDIS_Msk (0x1UL << USB_OTG_DCTL_SDIS_Pos) /*!< 0x00000002 */
  6612. #define USB_OTG_DCTL_SDIS USB_OTG_DCTL_SDIS_Msk /*!< Soft disconnect */
  6613. #define USB_OTG_DCTL_GINSTS_Pos (2U)
  6614. #define USB_OTG_DCTL_GINSTS_Msk (0x1UL << USB_OTG_DCTL_GINSTS_Pos) /*!< 0x00000004 */
  6615. #define USB_OTG_DCTL_GINSTS USB_OTG_DCTL_GINSTS_Msk /*!< Global IN NAK status */
  6616. #define USB_OTG_DCTL_GONSTS_Pos (3U)
  6617. #define USB_OTG_DCTL_GONSTS_Msk (0x1UL << USB_OTG_DCTL_GONSTS_Pos) /*!< 0x00000008 */
  6618. #define USB_OTG_DCTL_GONSTS USB_OTG_DCTL_GONSTS_Msk /*!< Global OUT NAK status */
  6619. #define USB_OTG_DCTL_TCTL_Pos (4U)
  6620. #define USB_OTG_DCTL_TCTL_Msk (0x7UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000070 */
  6621. #define USB_OTG_DCTL_TCTL USB_OTG_DCTL_TCTL_Msk /*!< Test control */
  6622. #define USB_OTG_DCTL_TCTL_0 (0x1UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000010 */
  6623. #define USB_OTG_DCTL_TCTL_1 (0x2UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000020 */
  6624. #define USB_OTG_DCTL_TCTL_2 (0x4UL << USB_OTG_DCTL_TCTL_Pos) /*!< 0x00000040 */
  6625. #define USB_OTG_DCTL_SGINAK_Pos (7U)
  6626. #define USB_OTG_DCTL_SGINAK_Msk (0x1UL << USB_OTG_DCTL_SGINAK_Pos) /*!< 0x00000080 */
  6627. #define USB_OTG_DCTL_SGINAK USB_OTG_DCTL_SGINAK_Msk /*!< Set global IN NAK */
  6628. #define USB_OTG_DCTL_CGINAK_Pos (8U)
  6629. #define USB_OTG_DCTL_CGINAK_Msk (0x1UL << USB_OTG_DCTL_CGINAK_Pos) /*!< 0x00000100 */
  6630. #define USB_OTG_DCTL_CGINAK USB_OTG_DCTL_CGINAK_Msk /*!< Clear global IN NAK */
  6631. #define USB_OTG_DCTL_SGONAK_Pos (9U)
  6632. #define USB_OTG_DCTL_SGONAK_Msk (0x1UL << USB_OTG_DCTL_SGONAK_Pos) /*!< 0x00000200 */
  6633. #define USB_OTG_DCTL_SGONAK USB_OTG_DCTL_SGONAK_Msk /*!< Set global OUT NAK */
  6634. #define USB_OTG_DCTL_CGONAK_Pos (10U)
  6635. #define USB_OTG_DCTL_CGONAK_Msk (0x1UL << USB_OTG_DCTL_CGONAK_Pos) /*!< 0x00000400 */
  6636. #define USB_OTG_DCTL_CGONAK USB_OTG_DCTL_CGONAK_Msk /*!< Clear global OUT NAK */
  6637. #define USB_OTG_DCTL_POPRGDNE_Pos (11U)
  6638. #define USB_OTG_DCTL_POPRGDNE_Msk (0x1UL << USB_OTG_DCTL_POPRGDNE_Pos) /*!< 0x00000800 */
  6639. #define USB_OTG_DCTL_POPRGDNE USB_OTG_DCTL_POPRGDNE_Msk /*!< Power-on programming done */
  6640. /******************** Bit definition for USB_OTG_HFIR register ********************/
  6641. #define USB_OTG_HFIR_FRIVL_Pos (0U)
  6642. #define USB_OTG_HFIR_FRIVL_Msk (0xFFFFUL << USB_OTG_HFIR_FRIVL_Pos) /*!< 0x0000FFFF */
  6643. #define USB_OTG_HFIR_FRIVL USB_OTG_HFIR_FRIVL_Msk /*!< Frame interval */
  6644. /******************** Bit definition for USB_OTG_HFNUM register ********************/
  6645. #define USB_OTG_HFNUM_FRNUM_Pos (0U)
  6646. #define USB_OTG_HFNUM_FRNUM_Msk (0xFFFFUL << USB_OTG_HFNUM_FRNUM_Pos) /*!< 0x0000FFFF */
  6647. #define USB_OTG_HFNUM_FRNUM USB_OTG_HFNUM_FRNUM_Msk /*!< Frame number */
  6648. #define USB_OTG_HFNUM_FTREM_Pos (16U)
  6649. #define USB_OTG_HFNUM_FTREM_Msk (0xFFFFUL << USB_OTG_HFNUM_FTREM_Pos) /*!< 0xFFFF0000 */
  6650. #define USB_OTG_HFNUM_FTREM USB_OTG_HFNUM_FTREM_Msk /*!< Frame time remaining */
  6651. /******************** Bit definition for USB_OTG_DSTS register ********************/
  6652. #define USB_OTG_DSTS_SUSPSTS_Pos (0U)
  6653. #define USB_OTG_DSTS_SUSPSTS_Msk (0x1UL << USB_OTG_DSTS_SUSPSTS_Pos) /*!< 0x00000001 */
  6654. #define USB_OTG_DSTS_SUSPSTS USB_OTG_DSTS_SUSPSTS_Msk /*!< Suspend status */
  6655. #define USB_OTG_DSTS_ENUMSPD_Pos (1U)
  6656. #define USB_OTG_DSTS_ENUMSPD_Msk (0x3UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000006 */
  6657. #define USB_OTG_DSTS_ENUMSPD USB_OTG_DSTS_ENUMSPD_Msk /*!< Enumerated speed */
  6658. #define USB_OTG_DSTS_ENUMSPD_0 (0x1UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000002 */
  6659. #define USB_OTG_DSTS_ENUMSPD_1 (0x2UL << USB_OTG_DSTS_ENUMSPD_Pos) /*!< 0x00000004 */
  6660. #define USB_OTG_DSTS_EERR_Pos (3U)
  6661. #define USB_OTG_DSTS_EERR_Msk (0x1UL << USB_OTG_DSTS_EERR_Pos) /*!< 0x00000008 */
  6662. #define USB_OTG_DSTS_EERR USB_OTG_DSTS_EERR_Msk /*!< Erratic error */
  6663. #define USB_OTG_DSTS_FNSOF_Pos (8U)
  6664. #define USB_OTG_DSTS_FNSOF_Msk (0x3FFFUL << USB_OTG_DSTS_FNSOF_Pos) /*!< 0x003FFF00 */
  6665. #define USB_OTG_DSTS_FNSOF USB_OTG_DSTS_FNSOF_Msk /*!< Frame number of the received SOF */
  6666. /******************** Bit definition for USB_OTG_GAHBCFG register ********************/
  6667. #define USB_OTG_GAHBCFG_GINT_Pos (0U)
  6668. #define USB_OTG_GAHBCFG_GINT_Msk (0x1UL << USB_OTG_GAHBCFG_GINT_Pos) /*!< 0x00000001 */
  6669. #define USB_OTG_GAHBCFG_GINT USB_OTG_GAHBCFG_GINT_Msk /*!< Global interrupt mask */
  6670. #define USB_OTG_GAHBCFG_HBSTLEN_Pos (1U)
  6671. #define USB_OTG_GAHBCFG_HBSTLEN_Msk (0xFUL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< 0x0000001E */
  6672. #define USB_OTG_GAHBCFG_HBSTLEN USB_OTG_GAHBCFG_HBSTLEN_Msk /*!< Burst length/type */
  6673. #define USB_OTG_GAHBCFG_HBSTLEN_0 (0x0UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< Single */
  6674. #define USB_OTG_GAHBCFG_HBSTLEN_1 (0x1UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR */
  6675. #define USB_OTG_GAHBCFG_HBSTLEN_2 (0x3UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR4 */
  6676. #define USB_OTG_GAHBCFG_HBSTLEN_3 (0x5UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR8 */
  6677. #define USB_OTG_GAHBCFG_HBSTLEN_4 (0x7UL << USB_OTG_GAHBCFG_HBSTLEN_Pos) /*!< INCR16 */
  6678. #define USB_OTG_GAHBCFG_DMAEN_Pos (5U)
  6679. #define USB_OTG_GAHBCFG_DMAEN_Msk (0x1UL << USB_OTG_GAHBCFG_DMAEN_Pos) /*!< 0x00000020 */
  6680. #define USB_OTG_GAHBCFG_DMAEN USB_OTG_GAHBCFG_DMAEN_Msk /*!< DMA enable */
  6681. #define USB_OTG_GAHBCFG_TXFELVL_Pos (7U)
  6682. #define USB_OTG_GAHBCFG_TXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_TXFELVL_Pos) /*!< 0x00000080 */
  6683. #define USB_OTG_GAHBCFG_TXFELVL USB_OTG_GAHBCFG_TXFELVL_Msk /*!< TxFIFO empty level */
  6684. #define USB_OTG_GAHBCFG_PTXFELVL_Pos (8U)
  6685. #define USB_OTG_GAHBCFG_PTXFELVL_Msk (0x1UL << USB_OTG_GAHBCFG_PTXFELVL_Pos) /*!< 0x00000100 */
  6686. #define USB_OTG_GAHBCFG_PTXFELVL USB_OTG_GAHBCFG_PTXFELVL_Msk /*!< Periodic TxFIFO empty level */
  6687. /******************** Bit definition for USB_OTG_GUSBCFG register ********************/
  6688. #define USB_OTG_GUSBCFG_TOCAL_Pos (0U)
  6689. #define USB_OTG_GUSBCFG_TOCAL_Msk (0x7UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000007 */
  6690. #define USB_OTG_GUSBCFG_TOCAL USB_OTG_GUSBCFG_TOCAL_Msk /*!< FS timeout calibration */
  6691. #define USB_OTG_GUSBCFG_TOCAL_0 (0x1UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000001 */
  6692. #define USB_OTG_GUSBCFG_TOCAL_1 (0x2UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000002 */
  6693. #define USB_OTG_GUSBCFG_TOCAL_2 (0x4UL << USB_OTG_GUSBCFG_TOCAL_Pos) /*!< 0x00000004 */
  6694. #define USB_OTG_GUSBCFG_PHYSEL_Pos (6U)
  6695. #define USB_OTG_GUSBCFG_PHYSEL_Msk (0x1UL << USB_OTG_GUSBCFG_PHYSEL_Pos) /*!< 0x00000040 */
  6696. #define USB_OTG_GUSBCFG_PHYSEL USB_OTG_GUSBCFG_PHYSEL_Msk /*!< USB 2.0 high-speed ULPI PHY or USB 1.1 full-speed serial transceiver select */
  6697. #define USB_OTG_GUSBCFG_SRPCAP_Pos (8U)
  6698. #define USB_OTG_GUSBCFG_SRPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_SRPCAP_Pos) /*!< 0x00000100 */
  6699. #define USB_OTG_GUSBCFG_SRPCAP USB_OTG_GUSBCFG_SRPCAP_Msk /*!< SRP-capable */
  6700. #define USB_OTG_GUSBCFG_HNPCAP_Pos (9U)
  6701. #define USB_OTG_GUSBCFG_HNPCAP_Msk (0x1UL << USB_OTG_GUSBCFG_HNPCAP_Pos) /*!< 0x00000200 */
  6702. #define USB_OTG_GUSBCFG_HNPCAP USB_OTG_GUSBCFG_HNPCAP_Msk /*!< HNP-capable */
  6703. #define USB_OTG_GUSBCFG_TRDT_Pos (10U)
  6704. #define USB_OTG_GUSBCFG_TRDT_Msk (0xFUL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00003C00 */
  6705. #define USB_OTG_GUSBCFG_TRDT USB_OTG_GUSBCFG_TRDT_Msk /*!< USB turnaround time */
  6706. #define USB_OTG_GUSBCFG_TRDT_0 (0x1UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000400 */
  6707. #define USB_OTG_GUSBCFG_TRDT_1 (0x2UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00000800 */
  6708. #define USB_OTG_GUSBCFG_TRDT_2 (0x4UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00001000 */
  6709. #define USB_OTG_GUSBCFG_TRDT_3 (0x8UL << USB_OTG_GUSBCFG_TRDT_Pos) /*!< 0x00002000 */
  6710. #define USB_OTG_GUSBCFG_PHYLPCS_Pos (15U)
  6711. #define USB_OTG_GUSBCFG_PHYLPCS_Msk (0x1UL << USB_OTG_GUSBCFG_PHYLPCS_Pos) /*!< 0x00008000 */
  6712. #define USB_OTG_GUSBCFG_PHYLPCS USB_OTG_GUSBCFG_PHYLPCS_Msk /*!< PHY Low-power clock select */
  6713. #define USB_OTG_GUSBCFG_ULPIFSLS_Pos (17U)
  6714. #define USB_OTG_GUSBCFG_ULPIFSLS_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIFSLS_Pos) /*!< 0x00020000 */
  6715. #define USB_OTG_GUSBCFG_ULPIFSLS USB_OTG_GUSBCFG_ULPIFSLS_Msk /*!< ULPI FS/LS select */
  6716. #define USB_OTG_GUSBCFG_ULPIAR_Pos (18U)
  6717. #define USB_OTG_GUSBCFG_ULPIAR_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIAR_Pos) /*!< 0x00040000 */
  6718. #define USB_OTG_GUSBCFG_ULPIAR USB_OTG_GUSBCFG_ULPIAR_Msk /*!< ULPI Auto-resume */
  6719. #define USB_OTG_GUSBCFG_ULPICSM_Pos (19U)
  6720. #define USB_OTG_GUSBCFG_ULPICSM_Msk (0x1UL << USB_OTG_GUSBCFG_ULPICSM_Pos) /*!< 0x00080000 */
  6721. #define USB_OTG_GUSBCFG_ULPICSM USB_OTG_GUSBCFG_ULPICSM_Msk /*!< ULPI Clock SuspendM */
  6722. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Pos (20U)
  6723. #define USB_OTG_GUSBCFG_ULPIEVBUSD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSD_Pos) /*!< 0x00100000 */
  6724. #define USB_OTG_GUSBCFG_ULPIEVBUSD USB_OTG_GUSBCFG_ULPIEVBUSD_Msk /*!< ULPI External VBUS Drive */
  6725. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Pos (21U)
  6726. #define USB_OTG_GUSBCFG_ULPIEVBUSI_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIEVBUSI_Pos) /*!< 0x00200000 */
  6727. #define USB_OTG_GUSBCFG_ULPIEVBUSI USB_OTG_GUSBCFG_ULPIEVBUSI_Msk /*!< ULPI external VBUS indicator */
  6728. #define USB_OTG_GUSBCFG_TSDPS_Pos (22U)
  6729. #define USB_OTG_GUSBCFG_TSDPS_Msk (0x1UL << USB_OTG_GUSBCFG_TSDPS_Pos) /*!< 0x00400000 */
  6730. #define USB_OTG_GUSBCFG_TSDPS USB_OTG_GUSBCFG_TSDPS_Msk /*!< TermSel DLine pulsing selection */
  6731. #define USB_OTG_GUSBCFG_PCCI_Pos (23U)
  6732. #define USB_OTG_GUSBCFG_PCCI_Msk (0x1UL << USB_OTG_GUSBCFG_PCCI_Pos) /*!< 0x00800000 */
  6733. #define USB_OTG_GUSBCFG_PCCI USB_OTG_GUSBCFG_PCCI_Msk /*!< Indicator complement */
  6734. #define USB_OTG_GUSBCFG_PTCI_Pos (24U)
  6735. #define USB_OTG_GUSBCFG_PTCI_Msk (0x1UL << USB_OTG_GUSBCFG_PTCI_Pos) /*!< 0x01000000 */
  6736. #define USB_OTG_GUSBCFG_PTCI USB_OTG_GUSBCFG_PTCI_Msk /*!< Indicator pass through */
  6737. #define USB_OTG_GUSBCFG_ULPIIPD_Pos (25U)
  6738. #define USB_OTG_GUSBCFG_ULPIIPD_Msk (0x1UL << USB_OTG_GUSBCFG_ULPIIPD_Pos) /*!< 0x02000000 */
  6739. #define USB_OTG_GUSBCFG_ULPIIPD USB_OTG_GUSBCFG_ULPIIPD_Msk /*!< ULPI interface protect disable */
  6740. #define USB_OTG_GUSBCFG_FHMOD_Pos (29U)
  6741. #define USB_OTG_GUSBCFG_FHMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FHMOD_Pos) /*!< 0x20000000 */
  6742. #define USB_OTG_GUSBCFG_FHMOD USB_OTG_GUSBCFG_FHMOD_Msk /*!< Forced host mode */
  6743. #define USB_OTG_GUSBCFG_FDMOD_Pos (30U)
  6744. #define USB_OTG_GUSBCFG_FDMOD_Msk (0x1UL << USB_OTG_GUSBCFG_FDMOD_Pos) /*!< 0x40000000 */
  6745. #define USB_OTG_GUSBCFG_FDMOD USB_OTG_GUSBCFG_FDMOD_Msk /*!< Forced peripheral mode */
  6746. #define USB_OTG_GUSBCFG_CTXPKT_Pos (31U)
  6747. #define USB_OTG_GUSBCFG_CTXPKT_Msk (0x1UL << USB_OTG_GUSBCFG_CTXPKT_Pos) /*!< 0x80000000 */
  6748. #define USB_OTG_GUSBCFG_CTXPKT USB_OTG_GUSBCFG_CTXPKT_Msk /*!< Corrupt Tx packet */
  6749. /******************** Bit definition for USB_OTG_GRSTCTL register ********************/
  6750. #define USB_OTG_GRSTCTL_CSRST_Pos (0U)
  6751. #define USB_OTG_GRSTCTL_CSRST_Msk (0x1UL << USB_OTG_GRSTCTL_CSRST_Pos) /*!< 0x00000001 */
  6752. #define USB_OTG_GRSTCTL_CSRST USB_OTG_GRSTCTL_CSRST_Msk /*!< Core soft reset */
  6753. #define USB_OTG_GRSTCTL_HSRST_Pos (1U)
  6754. #define USB_OTG_GRSTCTL_HSRST_Msk (0x1UL << USB_OTG_GRSTCTL_HSRST_Pos) /*!< 0x00000002 */
  6755. #define USB_OTG_GRSTCTL_HSRST USB_OTG_GRSTCTL_HSRST_Msk /*!< HCLK soft reset */
  6756. #define USB_OTG_GRSTCTL_FCRST_Pos (2U)
  6757. #define USB_OTG_GRSTCTL_FCRST_Msk (0x1UL << USB_OTG_GRSTCTL_FCRST_Pos) /*!< 0x00000004 */
  6758. #define USB_OTG_GRSTCTL_FCRST USB_OTG_GRSTCTL_FCRST_Msk /*!< Host frame counter reset */
  6759. #define USB_OTG_GRSTCTL_RXFFLSH_Pos (4U)
  6760. #define USB_OTG_GRSTCTL_RXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_RXFFLSH_Pos) /*!< 0x00000010 */
  6761. #define USB_OTG_GRSTCTL_RXFFLSH USB_OTG_GRSTCTL_RXFFLSH_Msk /*!< RxFIFO flush */
  6762. #define USB_OTG_GRSTCTL_TXFFLSH_Pos (5U)
  6763. #define USB_OTG_GRSTCTL_TXFFLSH_Msk (0x1UL << USB_OTG_GRSTCTL_TXFFLSH_Pos) /*!< 0x00000020 */
  6764. #define USB_OTG_GRSTCTL_TXFFLSH USB_OTG_GRSTCTL_TXFFLSH_Msk /*!< TxFIFO flush */
  6765. #define USB_OTG_GRSTCTL_TXFNUM_Pos (6U)
  6766. #define USB_OTG_GRSTCTL_TXFNUM_Msk (0x1FUL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x000007C0 */
  6767. #define USB_OTG_GRSTCTL_TXFNUM USB_OTG_GRSTCTL_TXFNUM_Msk /*!< TxFIFO number */
  6768. #define USB_OTG_GRSTCTL_TXFNUM_0 (0x01UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000040 */
  6769. #define USB_OTG_GRSTCTL_TXFNUM_1 (0x02UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000080 */
  6770. #define USB_OTG_GRSTCTL_TXFNUM_2 (0x04UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000100 */
  6771. #define USB_OTG_GRSTCTL_TXFNUM_3 (0x08UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000200 */
  6772. #define USB_OTG_GRSTCTL_TXFNUM_4 (0x10UL << USB_OTG_GRSTCTL_TXFNUM_Pos) /*!< 0x00000400 */
  6773. #define USB_OTG_GRSTCTL_DMAREQ_Pos (30U)
  6774. #define USB_OTG_GRSTCTL_DMAREQ_Msk (0x1UL << USB_OTG_GRSTCTL_DMAREQ_Pos) /*!< 0x40000000 */
  6775. #define USB_OTG_GRSTCTL_DMAREQ USB_OTG_GRSTCTL_DMAREQ_Msk /*!< DMA request signal */
  6776. #define USB_OTG_GRSTCTL_AHBIDL_Pos (31U)
  6777. #define USB_OTG_GRSTCTL_AHBIDL_Msk (0x1UL << USB_OTG_GRSTCTL_AHBIDL_Pos) /*!< 0x80000000 */
  6778. #define USB_OTG_GRSTCTL_AHBIDL USB_OTG_GRSTCTL_AHBIDL_Msk /*!< AHB master idle */
  6779. /******************** Bit definition for USB_OTG_DIEPMSK register ********************/
  6780. #define USB_OTG_DIEPMSK_XFRCM_Pos (0U)
  6781. #define USB_OTG_DIEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DIEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  6782. #define USB_OTG_DIEPMSK_XFRCM USB_OTG_DIEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  6783. #define USB_OTG_DIEPMSK_EPDM_Pos (1U)
  6784. #define USB_OTG_DIEPMSK_EPDM_Msk (0x1UL << USB_OTG_DIEPMSK_EPDM_Pos) /*!< 0x00000002 */
  6785. #define USB_OTG_DIEPMSK_EPDM USB_OTG_DIEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  6786. #define USB_OTG_DIEPMSK_TOM_Pos (3U)
  6787. #define USB_OTG_DIEPMSK_TOM_Msk (0x1UL << USB_OTG_DIEPMSK_TOM_Pos) /*!< 0x00000008 */
  6788. #define USB_OTG_DIEPMSK_TOM USB_OTG_DIEPMSK_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  6789. #define USB_OTG_DIEPMSK_ITTXFEMSK_Pos (4U)
  6790. #define USB_OTG_DIEPMSK_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPMSK_ITTXFEMSK_Pos) /*!< 0x00000010 */
  6791. #define USB_OTG_DIEPMSK_ITTXFEMSK USB_OTG_DIEPMSK_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  6792. #define USB_OTG_DIEPMSK_INEPNMM_Pos (5U)
  6793. #define USB_OTG_DIEPMSK_INEPNMM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNMM_Pos) /*!< 0x00000020 */
  6794. #define USB_OTG_DIEPMSK_INEPNMM USB_OTG_DIEPMSK_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  6795. #define USB_OTG_DIEPMSK_INEPNEM_Pos (6U)
  6796. #define USB_OTG_DIEPMSK_INEPNEM_Msk (0x1UL << USB_OTG_DIEPMSK_INEPNEM_Pos) /*!< 0x00000040 */
  6797. #define USB_OTG_DIEPMSK_INEPNEM USB_OTG_DIEPMSK_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  6798. #define USB_OTG_DIEPMSK_TXFURM_Pos (8U)
  6799. #define USB_OTG_DIEPMSK_TXFURM_Msk (0x1UL << USB_OTG_DIEPMSK_TXFURM_Pos) /*!< 0x00000100 */
  6800. #define USB_OTG_DIEPMSK_TXFURM USB_OTG_DIEPMSK_TXFURM_Msk /*!< FIFO underrun mask */
  6801. #define USB_OTG_DIEPMSK_BIM_Pos (9U)
  6802. #define USB_OTG_DIEPMSK_BIM_Msk (0x1UL << USB_OTG_DIEPMSK_BIM_Pos) /*!< 0x00000200 */
  6803. #define USB_OTG_DIEPMSK_BIM USB_OTG_DIEPMSK_BIM_Msk /*!< BNA interrupt mask */
  6804. /******************** Bit definition for USB_OTG_HPTXSTS register ********************/
  6805. #define USB_OTG_HPTXSTS_PTXFSAVL_Pos (0U)
  6806. #define USB_OTG_HPTXSTS_PTXFSAVL_Msk (0xFFFFUL << USB_OTG_HPTXSTS_PTXFSAVL_Pos) /*!< 0x0000FFFF */
  6807. #define USB_OTG_HPTXSTS_PTXFSAVL USB_OTG_HPTXSTS_PTXFSAVL_Msk /*!< Periodic transmit data FIFO space available */
  6808. #define USB_OTG_HPTXSTS_PTXQSAV_Pos (16U)
  6809. #define USB_OTG_HPTXSTS_PTXQSAV_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00FF0000 */
  6810. #define USB_OTG_HPTXSTS_PTXQSAV USB_OTG_HPTXSTS_PTXQSAV_Msk /*!< Periodic transmit request queue space available */
  6811. #define USB_OTG_HPTXSTS_PTXQSAV_0 (0x01UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00010000 */
  6812. #define USB_OTG_HPTXSTS_PTXQSAV_1 (0x02UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00020000 */
  6813. #define USB_OTG_HPTXSTS_PTXQSAV_2 (0x04UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00040000 */
  6814. #define USB_OTG_HPTXSTS_PTXQSAV_3 (0x08UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00080000 */
  6815. #define USB_OTG_HPTXSTS_PTXQSAV_4 (0x10UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00100000 */
  6816. #define USB_OTG_HPTXSTS_PTXQSAV_5 (0x20UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00200000 */
  6817. #define USB_OTG_HPTXSTS_PTXQSAV_6 (0x40UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00400000 */
  6818. #define USB_OTG_HPTXSTS_PTXQSAV_7 (0x80UL << USB_OTG_HPTXSTS_PTXQSAV_Pos) /*!< 0x00800000 */
  6819. #define USB_OTG_HPTXSTS_PTXQTOP_Pos (24U)
  6820. #define USB_OTG_HPTXSTS_PTXQTOP_Msk (0xFFUL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0xFF000000 */
  6821. #define USB_OTG_HPTXSTS_PTXQTOP USB_OTG_HPTXSTS_PTXQTOP_Msk /*!< Top of the periodic transmit request queue */
  6822. #define USB_OTG_HPTXSTS_PTXQTOP_0 (0x01UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x01000000 */
  6823. #define USB_OTG_HPTXSTS_PTXQTOP_1 (0x02UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x02000000 */
  6824. #define USB_OTG_HPTXSTS_PTXQTOP_2 (0x04UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x04000000 */
  6825. #define USB_OTG_HPTXSTS_PTXQTOP_3 (0x08UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x08000000 */
  6826. #define USB_OTG_HPTXSTS_PTXQTOP_4 (0x10UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x10000000 */
  6827. #define USB_OTG_HPTXSTS_PTXQTOP_5 (0x20UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x20000000 */
  6828. #define USB_OTG_HPTXSTS_PTXQTOP_6 (0x40UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x40000000 */
  6829. #define USB_OTG_HPTXSTS_PTXQTOP_7 (0x80UL << USB_OTG_HPTXSTS_PTXQTOP_Pos) /*!< 0x80000000 */
  6830. /******************** Bit definition for USB_OTG_HAINT register ********************/
  6831. #define USB_OTG_HAINT_HAINT_Pos (0U)
  6832. #define USB_OTG_HAINT_HAINT_Msk (0xFFFFUL << USB_OTG_HAINT_HAINT_Pos) /*!< 0x0000FFFF */
  6833. #define USB_OTG_HAINT_HAINT USB_OTG_HAINT_HAINT_Msk /*!< Channel interrupts */
  6834. /******************** Bit definition for USB_OTG_DOEPMSK register ********************/
  6835. #define USB_OTG_DOEPMSK_XFRCM_Pos (0U)
  6836. #define USB_OTG_DOEPMSK_XFRCM_Msk (0x1UL << USB_OTG_DOEPMSK_XFRCM_Pos) /*!< 0x00000001 */
  6837. #define USB_OTG_DOEPMSK_XFRCM USB_OTG_DOEPMSK_XFRCM_Msk /*!< Transfer completed interrupt mask */
  6838. #define USB_OTG_DOEPMSK_EPDM_Pos (1U)
  6839. #define USB_OTG_DOEPMSK_EPDM_Msk (0x1UL << USB_OTG_DOEPMSK_EPDM_Pos) /*!< 0x00000002 */
  6840. #define USB_OTG_DOEPMSK_EPDM USB_OTG_DOEPMSK_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  6841. #define USB_OTG_DOEPMSK_AHBERRM_Pos (2U)
  6842. #define USB_OTG_DOEPMSK_AHBERRM_Msk (0x1UL << USB_OTG_DOEPMSK_AHBERRM_Pos) /*!< 0x00000004 */
  6843. #define USB_OTG_DOEPMSK_AHBERRM USB_OTG_DOEPMSK_AHBERRM_Msk /*!< OUT transaction AHB Error interrupt mask */
  6844. #define USB_OTG_DOEPMSK_STUPM_Pos (3U)
  6845. #define USB_OTG_DOEPMSK_STUPM_Msk (0x1UL << USB_OTG_DOEPMSK_STUPM_Pos) /*!< 0x00000008 */
  6846. #define USB_OTG_DOEPMSK_STUPM USB_OTG_DOEPMSK_STUPM_Msk /*!< SETUP phase done mask */
  6847. #define USB_OTG_DOEPMSK_OTEPDM_Pos (4U)
  6848. #define USB_OTG_DOEPMSK_OTEPDM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPDM_Pos) /*!< 0x00000010 */
  6849. #define USB_OTG_DOEPMSK_OTEPDM USB_OTG_DOEPMSK_OTEPDM_Msk /*!< OUT token received when endpoint disabled mask */
  6850. #define USB_OTG_DOEPMSK_OTEPSPRM_Pos (5U)
  6851. #define USB_OTG_DOEPMSK_OTEPSPRM_Msk (0x1UL << USB_OTG_DOEPMSK_OTEPSPRM_Pos) /*!< 0x00000020 */
  6852. #define USB_OTG_DOEPMSK_OTEPSPRM USB_OTG_DOEPMSK_OTEPSPRM_Msk /*!< Status Phase Received mask */
  6853. #define USB_OTG_DOEPMSK_B2BSTUP_Pos (6U)
  6854. #define USB_OTG_DOEPMSK_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPMSK_B2BSTUP_Pos) /*!< 0x00000040 */
  6855. #define USB_OTG_DOEPMSK_B2BSTUP USB_OTG_DOEPMSK_B2BSTUP_Msk /*!< Back-to-back SETUP packets received mask */
  6856. #define USB_OTG_DOEPMSK_OPEM_Pos (8U)
  6857. #define USB_OTG_DOEPMSK_OPEM_Msk (0x1UL << USB_OTG_DOEPMSK_OPEM_Pos) /*!< 0x00000100 */
  6858. #define USB_OTG_DOEPMSK_OPEM USB_OTG_DOEPMSK_OPEM_Msk /*!< OUT packet error mask */
  6859. #define USB_OTG_DOEPMSK_BOIM_Pos (9U)
  6860. #define USB_OTG_DOEPMSK_BOIM_Msk (0x1UL << USB_OTG_DOEPMSK_BOIM_Pos) /*!< 0x00000200 */
  6861. #define USB_OTG_DOEPMSK_BOIM USB_OTG_DOEPMSK_BOIM_Msk /*!< BNA interrupt mask */
  6862. #define USB_OTG_DOEPMSK_BERRM_Pos (12U)
  6863. #define USB_OTG_DOEPMSK_BERRM_Msk (0x1UL << USB_OTG_DOEPMSK_BERRM_Pos) /*!< 0x00001000 */
  6864. #define USB_OTG_DOEPMSK_BERRM USB_OTG_DOEPMSK_BERRM_Msk /*!< Babble error interrupt mask */
  6865. #define USB_OTG_DOEPMSK_NAKM_Pos (13U)
  6866. #define USB_OTG_DOEPMSK_NAKM_Msk (0x1UL << USB_OTG_DOEPMSK_NAKM_Pos) /*!< 0x00002000 */
  6867. #define USB_OTG_DOEPMSK_NAKM USB_OTG_DOEPMSK_NAKM_Msk /*!< OUT Packet NAK interrupt mask */
  6868. #define USB_OTG_DOEPMSK_NYETM_Pos (14U)
  6869. #define USB_OTG_DOEPMSK_NYETM_Msk (0x1UL << USB_OTG_DOEPMSK_NYETM_Pos) /*!< 0x00004000 */
  6870. #define USB_OTG_DOEPMSK_NYETM USB_OTG_DOEPMSK_NYETM_Msk /*!< NYET interrupt mask */
  6871. /******************** Bit definition for USB_OTG_GINTSTS register ********************/
  6872. #define USB_OTG_GINTSTS_CMOD_Pos (0U)
  6873. #define USB_OTG_GINTSTS_CMOD_Msk (0x1UL << USB_OTG_GINTSTS_CMOD_Pos) /*!< 0x00000001 */
  6874. #define USB_OTG_GINTSTS_CMOD USB_OTG_GINTSTS_CMOD_Msk /*!< Current mode of operation */
  6875. #define USB_OTG_GINTSTS_MMIS_Pos (1U)
  6876. #define USB_OTG_GINTSTS_MMIS_Msk (0x1UL << USB_OTG_GINTSTS_MMIS_Pos) /*!< 0x00000002 */
  6877. #define USB_OTG_GINTSTS_MMIS USB_OTG_GINTSTS_MMIS_Msk /*!< Mode mismatch interrupt */
  6878. #define USB_OTG_GINTSTS_OTGINT_Pos (2U)
  6879. #define USB_OTG_GINTSTS_OTGINT_Msk (0x1UL << USB_OTG_GINTSTS_OTGINT_Pos) /*!< 0x00000004 */
  6880. #define USB_OTG_GINTSTS_OTGINT USB_OTG_GINTSTS_OTGINT_Msk /*!< OTG interrupt */
  6881. #define USB_OTG_GINTSTS_SOF_Pos (3U)
  6882. #define USB_OTG_GINTSTS_SOF_Msk (0x1UL << USB_OTG_GINTSTS_SOF_Pos) /*!< 0x00000008 */
  6883. #define USB_OTG_GINTSTS_SOF USB_OTG_GINTSTS_SOF_Msk /*!< Start of frame */
  6884. #define USB_OTG_GINTSTS_RXFLVL_Pos (4U)
  6885. #define USB_OTG_GINTSTS_RXFLVL_Msk (0x1UL << USB_OTG_GINTSTS_RXFLVL_Pos) /*!< 0x00000010 */
  6886. #define USB_OTG_GINTSTS_RXFLVL USB_OTG_GINTSTS_RXFLVL_Msk /*!< RxFIFO nonempty */
  6887. #define USB_OTG_GINTSTS_NPTXFE_Pos (5U)
  6888. #define USB_OTG_GINTSTS_NPTXFE_Msk (0x1UL << USB_OTG_GINTSTS_NPTXFE_Pos) /*!< 0x00000020 */
  6889. #define USB_OTG_GINTSTS_NPTXFE USB_OTG_GINTSTS_NPTXFE_Msk /*!< Nonperiodic TxFIFO empty */
  6890. #define USB_OTG_GINTSTS_GINAKEFF_Pos (6U)
  6891. #define USB_OTG_GINTSTS_GINAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_GINAKEFF_Pos) /*!< 0x00000040 */
  6892. #define USB_OTG_GINTSTS_GINAKEFF USB_OTG_GINTSTS_GINAKEFF_Msk /*!< Global IN nonperiodic NAK effective */
  6893. #define USB_OTG_GINTSTS_BOUTNAKEFF_Pos (7U)
  6894. #define USB_OTG_GINTSTS_BOUTNAKEFF_Msk (0x1UL << USB_OTG_GINTSTS_BOUTNAKEFF_Pos) /*!< 0x00000080 */
  6895. #define USB_OTG_GINTSTS_BOUTNAKEFF USB_OTG_GINTSTS_BOUTNAKEFF_Msk /*!< Global OUT NAK effective */
  6896. #define USB_OTG_GINTSTS_ESUSP_Pos (10U)
  6897. #define USB_OTG_GINTSTS_ESUSP_Msk (0x1UL << USB_OTG_GINTSTS_ESUSP_Pos) /*!< 0x00000400 */
  6898. #define USB_OTG_GINTSTS_ESUSP USB_OTG_GINTSTS_ESUSP_Msk /*!< Early suspend */
  6899. #define USB_OTG_GINTSTS_USBSUSP_Pos (11U)
  6900. #define USB_OTG_GINTSTS_USBSUSP_Msk (0x1UL << USB_OTG_GINTSTS_USBSUSP_Pos) /*!< 0x00000800 */
  6901. #define USB_OTG_GINTSTS_USBSUSP USB_OTG_GINTSTS_USBSUSP_Msk /*!< USB suspend */
  6902. #define USB_OTG_GINTSTS_USBRST_Pos (12U)
  6903. #define USB_OTG_GINTSTS_USBRST_Msk (0x1UL << USB_OTG_GINTSTS_USBRST_Pos) /*!< 0x00001000 */
  6904. #define USB_OTG_GINTSTS_USBRST USB_OTG_GINTSTS_USBRST_Msk /*!< USB reset */
  6905. #define USB_OTG_GINTSTS_ENUMDNE_Pos (13U)
  6906. #define USB_OTG_GINTSTS_ENUMDNE_Msk (0x1UL << USB_OTG_GINTSTS_ENUMDNE_Pos) /*!< 0x00002000 */
  6907. #define USB_OTG_GINTSTS_ENUMDNE USB_OTG_GINTSTS_ENUMDNE_Msk /*!< Enumeration done */
  6908. #define USB_OTG_GINTSTS_ISOODRP_Pos (14U)
  6909. #define USB_OTG_GINTSTS_ISOODRP_Msk (0x1UL << USB_OTG_GINTSTS_ISOODRP_Pos) /*!< 0x00004000 */
  6910. #define USB_OTG_GINTSTS_ISOODRP USB_OTG_GINTSTS_ISOODRP_Msk /*!< Isochronous OUT packet dropped interrupt */
  6911. #define USB_OTG_GINTSTS_EOPF_Pos (15U)
  6912. #define USB_OTG_GINTSTS_EOPF_Msk (0x1UL << USB_OTG_GINTSTS_EOPF_Pos) /*!< 0x00008000 */
  6913. #define USB_OTG_GINTSTS_EOPF USB_OTG_GINTSTS_EOPF_Msk /*!< End of periodic frame interrupt */
  6914. #define USB_OTG_GINTSTS_IEPINT_Pos (18U)
  6915. #define USB_OTG_GINTSTS_IEPINT_Msk (0x1UL << USB_OTG_GINTSTS_IEPINT_Pos) /*!< 0x00040000 */
  6916. #define USB_OTG_GINTSTS_IEPINT USB_OTG_GINTSTS_IEPINT_Msk /*!< IN endpoint interrupt */
  6917. #define USB_OTG_GINTSTS_OEPINT_Pos (19U)
  6918. #define USB_OTG_GINTSTS_OEPINT_Msk (0x1UL << USB_OTG_GINTSTS_OEPINT_Pos) /*!< 0x00080000 */
  6919. #define USB_OTG_GINTSTS_OEPINT USB_OTG_GINTSTS_OEPINT_Msk /*!< OUT endpoint interrupt */
  6920. #define USB_OTG_GINTSTS_IISOIXFR_Pos (20U)
  6921. #define USB_OTG_GINTSTS_IISOIXFR_Msk (0x1UL << USB_OTG_GINTSTS_IISOIXFR_Pos) /*!< 0x00100000 */
  6922. #define USB_OTG_GINTSTS_IISOIXFR USB_OTG_GINTSTS_IISOIXFR_Msk /*!< Incomplete isochronous IN transfer */
  6923. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos (21U)
  6924. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk (0x1UL << USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Pos) /*!< 0x00200000 */
  6925. #define USB_OTG_GINTSTS_PXFR_INCOMPISOOUT USB_OTG_GINTSTS_PXFR_INCOMPISOOUT_Msk /*!< Incomplete periodic transfer */
  6926. #define USB_OTG_GINTSTS_DATAFSUSP_Pos (22U)
  6927. #define USB_OTG_GINTSTS_DATAFSUSP_Msk (0x1UL << USB_OTG_GINTSTS_DATAFSUSP_Pos) /*!< 0x00400000 */
  6928. #define USB_OTG_GINTSTS_DATAFSUSP USB_OTG_GINTSTS_DATAFSUSP_Msk /*!< Data fetch suspended */
  6929. #define USB_OTG_GINTSTS_HPRTINT_Pos (24U)
  6930. #define USB_OTG_GINTSTS_HPRTINT_Msk (0x1UL << USB_OTG_GINTSTS_HPRTINT_Pos) /*!< 0x01000000 */
  6931. #define USB_OTG_GINTSTS_HPRTINT USB_OTG_GINTSTS_HPRTINT_Msk /*!< Host port interrupt */
  6932. #define USB_OTG_GINTSTS_HCINT_Pos (25U)
  6933. #define USB_OTG_GINTSTS_HCINT_Msk (0x1UL << USB_OTG_GINTSTS_HCINT_Pos) /*!< 0x02000000 */
  6934. #define USB_OTG_GINTSTS_HCINT USB_OTG_GINTSTS_HCINT_Msk /*!< Host channels interrupt */
  6935. #define USB_OTG_GINTSTS_PTXFE_Pos (26U)
  6936. #define USB_OTG_GINTSTS_PTXFE_Msk (0x1UL << USB_OTG_GINTSTS_PTXFE_Pos) /*!< 0x04000000 */
  6937. #define USB_OTG_GINTSTS_PTXFE USB_OTG_GINTSTS_PTXFE_Msk /*!< Periodic TxFIFO empty */
  6938. #define USB_OTG_GINTSTS_CIDSCHG_Pos (28U)
  6939. #define USB_OTG_GINTSTS_CIDSCHG_Msk (0x1UL << USB_OTG_GINTSTS_CIDSCHG_Pos) /*!< 0x10000000 */
  6940. #define USB_OTG_GINTSTS_CIDSCHG USB_OTG_GINTSTS_CIDSCHG_Msk /*!< Connector ID status change */
  6941. #define USB_OTG_GINTSTS_DISCINT_Pos (29U)
  6942. #define USB_OTG_GINTSTS_DISCINT_Msk (0x1UL << USB_OTG_GINTSTS_DISCINT_Pos) /*!< 0x20000000 */
  6943. #define USB_OTG_GINTSTS_DISCINT USB_OTG_GINTSTS_DISCINT_Msk /*!< Disconnect detected interrupt */
  6944. #define USB_OTG_GINTSTS_SRQINT_Pos (30U)
  6945. #define USB_OTG_GINTSTS_SRQINT_Msk (0x1UL << USB_OTG_GINTSTS_SRQINT_Pos) /*!< 0x40000000 */
  6946. #define USB_OTG_GINTSTS_SRQINT USB_OTG_GINTSTS_SRQINT_Msk /*!< Session request/new session detected interrupt */
  6947. #define USB_OTG_GINTSTS_WKUINT_Pos (31U)
  6948. #define USB_OTG_GINTSTS_WKUINT_Msk (0x1UL << USB_OTG_GINTSTS_WKUINT_Pos) /*!< 0x80000000 */
  6949. #define USB_OTG_GINTSTS_WKUINT USB_OTG_GINTSTS_WKUINT_Msk /*!< Resume/remote wakeup detected interrupt */
  6950. /******************** Bit definition for USB_OTG_GINTMSK register ********************/
  6951. #define USB_OTG_GINTMSK_MMISM_Pos (1U)
  6952. #define USB_OTG_GINTMSK_MMISM_Msk (0x1UL << USB_OTG_GINTMSK_MMISM_Pos) /*!< 0x00000002 */
  6953. #define USB_OTG_GINTMSK_MMISM USB_OTG_GINTMSK_MMISM_Msk /*!< Mode mismatch interrupt mask */
  6954. #define USB_OTG_GINTMSK_OTGINT_Pos (2U)
  6955. #define USB_OTG_GINTMSK_OTGINT_Msk (0x1UL << USB_OTG_GINTMSK_OTGINT_Pos) /*!< 0x00000004 */
  6956. #define USB_OTG_GINTMSK_OTGINT USB_OTG_GINTMSK_OTGINT_Msk /*!< OTG interrupt mask */
  6957. #define USB_OTG_GINTMSK_SOFM_Pos (3U)
  6958. #define USB_OTG_GINTMSK_SOFM_Msk (0x1UL << USB_OTG_GINTMSK_SOFM_Pos) /*!< 0x00000008 */
  6959. #define USB_OTG_GINTMSK_SOFM USB_OTG_GINTMSK_SOFM_Msk /*!< Start of frame mask */
  6960. #define USB_OTG_GINTMSK_RXFLVLM_Pos (4U)
  6961. #define USB_OTG_GINTMSK_RXFLVLM_Msk (0x1UL << USB_OTG_GINTMSK_RXFLVLM_Pos) /*!< 0x00000010 */
  6962. #define USB_OTG_GINTMSK_RXFLVLM USB_OTG_GINTMSK_RXFLVLM_Msk /*!< Receive FIFO nonempty mask */
  6963. #define USB_OTG_GINTMSK_NPTXFEM_Pos (5U)
  6964. #define USB_OTG_GINTMSK_NPTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_NPTXFEM_Pos) /*!< 0x00000020 */
  6965. #define USB_OTG_GINTMSK_NPTXFEM USB_OTG_GINTMSK_NPTXFEM_Msk /*!< Nonperiodic TxFIFO empty mask */
  6966. #define USB_OTG_GINTMSK_GINAKEFFM_Pos (6U)
  6967. #define USB_OTG_GINTMSK_GINAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GINAKEFFM_Pos) /*!< 0x00000040 */
  6968. #define USB_OTG_GINTMSK_GINAKEFFM USB_OTG_GINTMSK_GINAKEFFM_Msk /*!< Global nonperiodic IN NAK effective mask */
  6969. #define USB_OTG_GINTMSK_GONAKEFFM_Pos (7U)
  6970. #define USB_OTG_GINTMSK_GONAKEFFM_Msk (0x1UL << USB_OTG_GINTMSK_GONAKEFFM_Pos) /*!< 0x00000080 */
  6971. #define USB_OTG_GINTMSK_GONAKEFFM USB_OTG_GINTMSK_GONAKEFFM_Msk /*!< Global OUT NAK effective mask */
  6972. #define USB_OTG_GINTMSK_ESUSPM_Pos (10U)
  6973. #define USB_OTG_GINTMSK_ESUSPM_Msk (0x1UL << USB_OTG_GINTMSK_ESUSPM_Pos) /*!< 0x00000400 */
  6974. #define USB_OTG_GINTMSK_ESUSPM USB_OTG_GINTMSK_ESUSPM_Msk /*!< Early suspend mask */
  6975. #define USB_OTG_GINTMSK_USBSUSPM_Pos (11U)
  6976. #define USB_OTG_GINTMSK_USBSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_USBSUSPM_Pos) /*!< 0x00000800 */
  6977. #define USB_OTG_GINTMSK_USBSUSPM USB_OTG_GINTMSK_USBSUSPM_Msk /*!< USB suspend mask */
  6978. #define USB_OTG_GINTMSK_USBRST_Pos (12U)
  6979. #define USB_OTG_GINTMSK_USBRST_Msk (0x1UL << USB_OTG_GINTMSK_USBRST_Pos) /*!< 0x00001000 */
  6980. #define USB_OTG_GINTMSK_USBRST USB_OTG_GINTMSK_USBRST_Msk /*!< USB reset mask */
  6981. #define USB_OTG_GINTMSK_ENUMDNEM_Pos (13U)
  6982. #define USB_OTG_GINTMSK_ENUMDNEM_Msk (0x1UL << USB_OTG_GINTMSK_ENUMDNEM_Pos) /*!< 0x00002000 */
  6983. #define USB_OTG_GINTMSK_ENUMDNEM USB_OTG_GINTMSK_ENUMDNEM_Msk /*!< Enumeration done mask */
  6984. #define USB_OTG_GINTMSK_ISOODRPM_Pos (14U)
  6985. #define USB_OTG_GINTMSK_ISOODRPM_Msk (0x1UL << USB_OTG_GINTMSK_ISOODRPM_Pos) /*!< 0x00004000 */
  6986. #define USB_OTG_GINTMSK_ISOODRPM USB_OTG_GINTMSK_ISOODRPM_Msk /*!< Isochronous OUT packet dropped interrupt mask */
  6987. #define USB_OTG_GINTMSK_EOPFM_Pos (15U)
  6988. #define USB_OTG_GINTMSK_EOPFM_Msk (0x1UL << USB_OTG_GINTMSK_EOPFM_Pos) /*!< 0x00008000 */
  6989. #define USB_OTG_GINTMSK_EOPFM USB_OTG_GINTMSK_EOPFM_Msk /*!< End of periodic frame interrupt mask */
  6990. #define USB_OTG_GINTMSK_EPMISM_Pos (17U)
  6991. #define USB_OTG_GINTMSK_EPMISM_Msk (0x1UL << USB_OTG_GINTMSK_EPMISM_Pos) /*!< 0x00020000 */
  6992. #define USB_OTG_GINTMSK_EPMISM USB_OTG_GINTMSK_EPMISM_Msk /*!< Endpoint mismatch interrupt mask */
  6993. #define USB_OTG_GINTMSK_IEPINT_Pos (18U)
  6994. #define USB_OTG_GINTMSK_IEPINT_Msk (0x1UL << USB_OTG_GINTMSK_IEPINT_Pos) /*!< 0x00040000 */
  6995. #define USB_OTG_GINTMSK_IEPINT USB_OTG_GINTMSK_IEPINT_Msk /*!< IN endpoints interrupt mask */
  6996. #define USB_OTG_GINTMSK_OEPINT_Pos (19U)
  6997. #define USB_OTG_GINTMSK_OEPINT_Msk (0x1UL << USB_OTG_GINTMSK_OEPINT_Pos) /*!< 0x00080000 */
  6998. #define USB_OTG_GINTMSK_OEPINT USB_OTG_GINTMSK_OEPINT_Msk /*!< OUT endpoints interrupt mask */
  6999. #define USB_OTG_GINTMSK_IISOIXFRM_Pos (20U)
  7000. #define USB_OTG_GINTMSK_IISOIXFRM_Msk (0x1UL << USB_OTG_GINTMSK_IISOIXFRM_Pos) /*!< 0x00100000 */
  7001. #define USB_OTG_GINTMSK_IISOIXFRM USB_OTG_GINTMSK_IISOIXFRM_Msk /*!< Incomplete isochronous IN transfer mask */
  7002. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos (21U)
  7003. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk (0x1UL << USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Pos) /*!< 0x00200000 */
  7004. #define USB_OTG_GINTMSK_PXFRM_IISOOXFRM USB_OTG_GINTMSK_PXFRM_IISOOXFRM_Msk /*!< Incomplete periodic transfer mask */
  7005. #define USB_OTG_GINTMSK_FSUSPM_Pos (22U)
  7006. #define USB_OTG_GINTMSK_FSUSPM_Msk (0x1UL << USB_OTG_GINTMSK_FSUSPM_Pos) /*!< 0x00400000 */
  7007. #define USB_OTG_GINTMSK_FSUSPM USB_OTG_GINTMSK_FSUSPM_Msk /*!< Data fetch suspended mask */
  7008. #define USB_OTG_GINTMSK_PRTIM_Pos (24U)
  7009. #define USB_OTG_GINTMSK_PRTIM_Msk (0x1UL << USB_OTG_GINTMSK_PRTIM_Pos) /*!< 0x01000000 */
  7010. #define USB_OTG_GINTMSK_PRTIM USB_OTG_GINTMSK_PRTIM_Msk /*!< Host port interrupt mask */
  7011. #define USB_OTG_GINTMSK_HCIM_Pos (25U)
  7012. #define USB_OTG_GINTMSK_HCIM_Msk (0x1UL << USB_OTG_GINTMSK_HCIM_Pos) /*!< 0x02000000 */
  7013. #define USB_OTG_GINTMSK_HCIM USB_OTG_GINTMSK_HCIM_Msk /*!< Host channels interrupt mask */
  7014. #define USB_OTG_GINTMSK_PTXFEM_Pos (26U)
  7015. #define USB_OTG_GINTMSK_PTXFEM_Msk (0x1UL << USB_OTG_GINTMSK_PTXFEM_Pos) /*!< 0x04000000 */
  7016. #define USB_OTG_GINTMSK_PTXFEM USB_OTG_GINTMSK_PTXFEM_Msk /*!< Periodic TxFIFO empty mask */
  7017. #define USB_OTG_GINTMSK_CIDSCHGM_Pos (28U)
  7018. #define USB_OTG_GINTMSK_CIDSCHGM_Msk (0x1UL << USB_OTG_GINTMSK_CIDSCHGM_Pos) /*!< 0x10000000 */
  7019. #define USB_OTG_GINTMSK_CIDSCHGM USB_OTG_GINTMSK_CIDSCHGM_Msk /*!< Connector ID status change mask */
  7020. #define USB_OTG_GINTMSK_DISCINT_Pos (29U)
  7021. #define USB_OTG_GINTMSK_DISCINT_Msk (0x1UL << USB_OTG_GINTMSK_DISCINT_Pos) /*!< 0x20000000 */
  7022. #define USB_OTG_GINTMSK_DISCINT USB_OTG_GINTMSK_DISCINT_Msk /*!< Disconnect detected interrupt mask */
  7023. #define USB_OTG_GINTMSK_SRQIM_Pos (30U)
  7024. #define USB_OTG_GINTMSK_SRQIM_Msk (0x1UL << USB_OTG_GINTMSK_SRQIM_Pos) /*!< 0x40000000 */
  7025. #define USB_OTG_GINTMSK_SRQIM USB_OTG_GINTMSK_SRQIM_Msk /*!< Session request/new session detected interrupt mask */
  7026. #define USB_OTG_GINTMSK_WUIM_Pos (31U)
  7027. #define USB_OTG_GINTMSK_WUIM_Msk (0x1UL << USB_OTG_GINTMSK_WUIM_Pos) /*!< 0x80000000 */
  7028. #define USB_OTG_GINTMSK_WUIM USB_OTG_GINTMSK_WUIM_Msk /*!< Resume/remote wakeup detected interrupt mask */
  7029. /******************** Bit definition for USB_OTG_DAINT register ********************/
  7030. #define USB_OTG_DAINT_IEPINT_Pos (0U)
  7031. #define USB_OTG_DAINT_IEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_IEPINT_Pos) /*!< 0x0000FFFF */
  7032. #define USB_OTG_DAINT_IEPINT USB_OTG_DAINT_IEPINT_Msk /*!< IN endpoint interrupt bits */
  7033. #define USB_OTG_DAINT_OEPINT_Pos (16U)
  7034. #define USB_OTG_DAINT_OEPINT_Msk (0xFFFFUL << USB_OTG_DAINT_OEPINT_Pos) /*!< 0xFFFF0000 */
  7035. #define USB_OTG_DAINT_OEPINT USB_OTG_DAINT_OEPINT_Msk /*!< OUT endpoint interrupt bits */
  7036. /******************** Bit definition for USB_OTG_HAINTMSK register ********************/
  7037. #define USB_OTG_HAINTMSK_HAINTM_Pos (0U)
  7038. #define USB_OTG_HAINTMSK_HAINTM_Msk (0xFFFFUL << USB_OTG_HAINTMSK_HAINTM_Pos) /*!< 0x0000FFFF */
  7039. #define USB_OTG_HAINTMSK_HAINTM USB_OTG_HAINTMSK_HAINTM_Msk /*!< Channel interrupt mask */
  7040. /******************** Bit definition for USB_OTG_GRXSTSP register ********************/
  7041. #define USB_OTG_GRXSTSP_EPNUM_Pos (0U)
  7042. #define USB_OTG_GRXSTSP_EPNUM_Msk (0xFUL << USB_OTG_GRXSTSP_EPNUM_Pos) /*!< 0x0000000F */
  7043. #define USB_OTG_GRXSTSP_EPNUM USB_OTG_GRXSTSP_EPNUM_Msk /*!< IN EP interrupt mask bits */
  7044. #define USB_OTG_GRXSTSP_BCNT_Pos (4U)
  7045. #define USB_OTG_GRXSTSP_BCNT_Msk (0x7FFUL << USB_OTG_GRXSTSP_BCNT_Pos) /*!< 0x00007FF0 */
  7046. #define USB_OTG_GRXSTSP_BCNT USB_OTG_GRXSTSP_BCNT_Msk /*!< OUT EP interrupt mask bits */
  7047. #define USB_OTG_GRXSTSP_DPID_Pos (15U)
  7048. #define USB_OTG_GRXSTSP_DPID_Msk (0x3UL << USB_OTG_GRXSTSP_DPID_Pos) /*!< 0x00018000 */
  7049. #define USB_OTG_GRXSTSP_DPID USB_OTG_GRXSTSP_DPID_Msk /*!< OUT EP interrupt mask bits */
  7050. #define USB_OTG_GRXSTSP_PKTSTS_Pos (17U)
  7051. #define USB_OTG_GRXSTSP_PKTSTS_Msk (0xFUL << USB_OTG_GRXSTSP_PKTSTS_Pos) /*!< 0x001E0000 */
  7052. #define USB_OTG_GRXSTSP_PKTSTS USB_OTG_GRXSTSP_PKTSTS_Msk /*!< OUT EP interrupt mask bits */
  7053. /******************** Bit definition for USB_OTG_DAINTMSK register ********************/
  7054. #define USB_OTG_DAINTMSK_IEPM_Pos (0U)
  7055. #define USB_OTG_DAINTMSK_IEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_IEPM_Pos) /*!< 0x0000FFFF */
  7056. #define USB_OTG_DAINTMSK_IEPM USB_OTG_DAINTMSK_IEPM_Msk /*!< IN EP interrupt mask bits */
  7057. #define USB_OTG_DAINTMSK_OEPM_Pos (16U)
  7058. #define USB_OTG_DAINTMSK_OEPM_Msk (0xFFFFUL << USB_OTG_DAINTMSK_OEPM_Pos) /*!< 0xFFFF0000 */
  7059. #define USB_OTG_DAINTMSK_OEPM USB_OTG_DAINTMSK_OEPM_Msk /*!< OUT EP interrupt mask bits */
  7060. /******************** Bit definition for USB_OTG_GRXFSIZ register ********************/
  7061. #define USB_OTG_GRXFSIZ_RXFD_Pos (0U)
  7062. #define USB_OTG_GRXFSIZ_RXFD_Msk (0xFFFFUL << USB_OTG_GRXFSIZ_RXFD_Pos) /*!< 0x0000FFFF */
  7063. #define USB_OTG_GRXFSIZ_RXFD USB_OTG_GRXFSIZ_RXFD_Msk /*!< RxFIFO depth */
  7064. /******************** Bit definition for USB_OTG_DVBUSDIS register ********************/
  7065. #define USB_OTG_DVBUSDIS_VBUSDT_Pos (0U)
  7066. #define USB_OTG_DVBUSDIS_VBUSDT_Msk (0xFFFFUL << USB_OTG_DVBUSDIS_VBUSDT_Pos) /*!< 0x0000FFFF */
  7067. #define USB_OTG_DVBUSDIS_VBUSDT USB_OTG_DVBUSDIS_VBUSDT_Msk /*!< Device VBUS discharge time */
  7068. /******************** Bit definition for OTG register ********************/
  7069. #define USB_OTG_NPTXFSA_Pos (0U)
  7070. #define USB_OTG_NPTXFSA_Msk (0xFFFFUL << USB_OTG_NPTXFSA_Pos) /*!< 0x0000FFFF */
  7071. #define USB_OTG_NPTXFSA USB_OTG_NPTXFSA_Msk /*!< Nonperiodic transmit RAM start address */
  7072. #define USB_OTG_NPTXFD_Pos (16U)
  7073. #define USB_OTG_NPTXFD_Msk (0xFFFFUL << USB_OTG_NPTXFD_Pos) /*!< 0xFFFF0000 */
  7074. #define USB_OTG_NPTXFD USB_OTG_NPTXFD_Msk /*!< Nonperiodic TxFIFO depth */
  7075. #define USB_OTG_TX0FSA_Pos (0U)
  7076. #define USB_OTG_TX0FSA_Msk (0xFFFFUL << USB_OTG_TX0FSA_Pos) /*!< 0x0000FFFF */
  7077. #define USB_OTG_TX0FSA USB_OTG_TX0FSA_Msk /*!< Endpoint 0 transmit RAM start address */
  7078. #define USB_OTG_TX0FD_Pos (16U)
  7079. #define USB_OTG_TX0FD_Msk (0xFFFFUL << USB_OTG_TX0FD_Pos) /*!< 0xFFFF0000 */
  7080. #define USB_OTG_TX0FD USB_OTG_TX0FD_Msk /*!< Endpoint 0 TxFIFO depth */
  7081. /******************** Bit definition forUSB_OTG_DVBUSPULSE register ********************/
  7082. #define USB_OTG_DVBUSPULSE_DVBUSP_Pos (0U)
  7083. #define USB_OTG_DVBUSPULSE_DVBUSP_Msk (0xFFFUL << USB_OTG_DVBUSPULSE_DVBUSP_Pos) /*!< 0x00000FFF */
  7084. #define USB_OTG_DVBUSPULSE_DVBUSP USB_OTG_DVBUSPULSE_DVBUSP_Msk /*!< Device VBUS pulsing time */
  7085. /******************** Bit definition for USB_OTG_GNPTXSTS register ********************/
  7086. #define USB_OTG_GNPTXSTS_NPTXFSAV_Pos (0U)
  7087. #define USB_OTG_GNPTXSTS_NPTXFSAV_Msk (0xFFFFUL << USB_OTG_GNPTXSTS_NPTXFSAV_Pos) /*!< 0x0000FFFF */
  7088. #define USB_OTG_GNPTXSTS_NPTXFSAV USB_OTG_GNPTXSTS_NPTXFSAV_Msk /*!< Nonperiodic TxFIFO space available */
  7089. #define USB_OTG_GNPTXSTS_NPTQXSAV_Pos (16U)
  7090. #define USB_OTG_GNPTXSTS_NPTQXSAV_Msk (0xFFUL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00FF0000 */
  7091. #define USB_OTG_GNPTXSTS_NPTQXSAV USB_OTG_GNPTXSTS_NPTQXSAV_Msk /*!< Nonperiodic transmit request queue space available */
  7092. #define USB_OTG_GNPTXSTS_NPTQXSAV_0 (0x01UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00010000 */
  7093. #define USB_OTG_GNPTXSTS_NPTQXSAV_1 (0x02UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00020000 */
  7094. #define USB_OTG_GNPTXSTS_NPTQXSAV_2 (0x04UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00040000 */
  7095. #define USB_OTG_GNPTXSTS_NPTQXSAV_3 (0x08UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00080000 */
  7096. #define USB_OTG_GNPTXSTS_NPTQXSAV_4 (0x10UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00100000 */
  7097. #define USB_OTG_GNPTXSTS_NPTQXSAV_5 (0x20UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00200000 */
  7098. #define USB_OTG_GNPTXSTS_NPTQXSAV_6 (0x40UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00400000 */
  7099. #define USB_OTG_GNPTXSTS_NPTQXSAV_7 (0x80UL << USB_OTG_GNPTXSTS_NPTQXSAV_Pos) /*!< 0x00800000 */
  7100. #define USB_OTG_GNPTXSTS_NPTXQTOP_Pos (24U)
  7101. #define USB_OTG_GNPTXSTS_NPTXQTOP_Msk (0x7FUL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x7F000000 */
  7102. #define USB_OTG_GNPTXSTS_NPTXQTOP USB_OTG_GNPTXSTS_NPTXQTOP_Msk /*!< Top of the nonperiodic transmit request queue */
  7103. #define USB_OTG_GNPTXSTS_NPTXQTOP_0 (0x01UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x01000000 */
  7104. #define USB_OTG_GNPTXSTS_NPTXQTOP_1 (0x02UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x02000000 */
  7105. #define USB_OTG_GNPTXSTS_NPTXQTOP_2 (0x04UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x04000000 */
  7106. #define USB_OTG_GNPTXSTS_NPTXQTOP_3 (0x08UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x08000000 */
  7107. #define USB_OTG_GNPTXSTS_NPTXQTOP_4 (0x10UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x10000000 */
  7108. #define USB_OTG_GNPTXSTS_NPTXQTOP_5 (0x20UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x20000000 */
  7109. #define USB_OTG_GNPTXSTS_NPTXQTOP_6 (0x40UL << USB_OTG_GNPTXSTS_NPTXQTOP_Pos) /*!< 0x40000000 */
  7110. /******************** Bit definition for USB_OTG_DTHRCTL register ********************/
  7111. #define USB_OTG_DTHRCTL_NONISOTHREN_Pos (0U)
  7112. #define USB_OTG_DTHRCTL_NONISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_NONISOTHREN_Pos) /*!< 0x00000001 */
  7113. #define USB_OTG_DTHRCTL_NONISOTHREN USB_OTG_DTHRCTL_NONISOTHREN_Msk /*!< Nonisochronous IN endpoints threshold enable */
  7114. #define USB_OTG_DTHRCTL_ISOTHREN_Pos (1U)
  7115. #define USB_OTG_DTHRCTL_ISOTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_ISOTHREN_Pos) /*!< 0x00000002 */
  7116. #define USB_OTG_DTHRCTL_ISOTHREN USB_OTG_DTHRCTL_ISOTHREN_Msk /*!< ISO IN endpoint threshold enable */
  7117. #define USB_OTG_DTHRCTL_TXTHRLEN_Pos (2U)
  7118. #define USB_OTG_DTHRCTL_TXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x000007FC */
  7119. #define USB_OTG_DTHRCTL_TXTHRLEN USB_OTG_DTHRCTL_TXTHRLEN_Msk /*!< Transmit threshold length */
  7120. #define USB_OTG_DTHRCTL_TXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000004 */
  7121. #define USB_OTG_DTHRCTL_TXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000008 */
  7122. #define USB_OTG_DTHRCTL_TXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000010 */
  7123. #define USB_OTG_DTHRCTL_TXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000020 */
  7124. #define USB_OTG_DTHRCTL_TXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000040 */
  7125. #define USB_OTG_DTHRCTL_TXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000080 */
  7126. #define USB_OTG_DTHRCTL_TXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000100 */
  7127. #define USB_OTG_DTHRCTL_TXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000200 */
  7128. #define USB_OTG_DTHRCTL_TXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_TXTHRLEN_Pos) /*!< 0x00000400 */
  7129. #define USB_OTG_DTHRCTL_RXTHREN_Pos (16U)
  7130. #define USB_OTG_DTHRCTL_RXTHREN_Msk (0x1UL << USB_OTG_DTHRCTL_RXTHREN_Pos) /*!< 0x00010000 */
  7131. #define USB_OTG_DTHRCTL_RXTHREN USB_OTG_DTHRCTL_RXTHREN_Msk /*!< Receive threshold enable */
  7132. #define USB_OTG_DTHRCTL_RXTHRLEN_Pos (17U)
  7133. #define USB_OTG_DTHRCTL_RXTHRLEN_Msk (0x1FFUL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x03FE0000 */
  7134. #define USB_OTG_DTHRCTL_RXTHRLEN USB_OTG_DTHRCTL_RXTHRLEN_Msk /*!< Receive threshold length */
  7135. #define USB_OTG_DTHRCTL_RXTHRLEN_0 (0x001UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00020000 */
  7136. #define USB_OTG_DTHRCTL_RXTHRLEN_1 (0x002UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00040000 */
  7137. #define USB_OTG_DTHRCTL_RXTHRLEN_2 (0x004UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00080000 */
  7138. #define USB_OTG_DTHRCTL_RXTHRLEN_3 (0x008UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00100000 */
  7139. #define USB_OTG_DTHRCTL_RXTHRLEN_4 (0x010UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00200000 */
  7140. #define USB_OTG_DTHRCTL_RXTHRLEN_5 (0x020UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00400000 */
  7141. #define USB_OTG_DTHRCTL_RXTHRLEN_6 (0x040UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x00800000 */
  7142. #define USB_OTG_DTHRCTL_RXTHRLEN_7 (0x080UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x01000000 */
  7143. #define USB_OTG_DTHRCTL_RXTHRLEN_8 (0x100UL << USB_OTG_DTHRCTL_RXTHRLEN_Pos) /*!< 0x02000000 */
  7144. #define USB_OTG_DTHRCTL_ARPEN_Pos (27U)
  7145. #define USB_OTG_DTHRCTL_ARPEN_Msk (0x1UL << USB_OTG_DTHRCTL_ARPEN_Pos) /*!< 0x08000000 */
  7146. #define USB_OTG_DTHRCTL_ARPEN USB_OTG_DTHRCTL_ARPEN_Msk /*!< Arbiter parking enable */
  7147. /******************** Bit definition for USB_OTG_DIEPEMPMSK register ********************/
  7148. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos (0U)
  7149. #define USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk (0xFFFFUL << USB_OTG_DIEPEMPMSK_INEPTXFEM_Pos) /*!< 0x0000FFFF */
  7150. #define USB_OTG_DIEPEMPMSK_INEPTXFEM USB_OTG_DIEPEMPMSK_INEPTXFEM_Msk /*!< IN EP Tx FIFO empty interrupt mask bits */
  7151. /******************** Bit definition for USB_OTG_DEACHINT register ********************/
  7152. #define USB_OTG_DEACHINT_IEP1INT_Pos (1U)
  7153. #define USB_OTG_DEACHINT_IEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_IEP1INT_Pos) /*!< 0x00000002 */
  7154. #define USB_OTG_DEACHINT_IEP1INT USB_OTG_DEACHINT_IEP1INT_Msk /*!< IN endpoint 1interrupt bit */
  7155. #define USB_OTG_DEACHINT_OEP1INT_Pos (17U)
  7156. #define USB_OTG_DEACHINT_OEP1INT_Msk (0x1UL << USB_OTG_DEACHINT_OEP1INT_Pos) /*!< 0x00020000 */
  7157. #define USB_OTG_DEACHINT_OEP1INT USB_OTG_DEACHINT_OEP1INT_Msk /*!< OUT endpoint 1 interrupt bit */
  7158. /******************** Bit definition for USB_OTG_GCCFG register ********************/
  7159. #define USB_OTG_GCCFG_PWRDWN_Pos (16U)
  7160. #define USB_OTG_GCCFG_PWRDWN_Msk (0x1UL << USB_OTG_GCCFG_PWRDWN_Pos) /*!< 0x00010000 */
  7161. #define USB_OTG_GCCFG_PWRDWN USB_OTG_GCCFG_PWRDWN_Msk /*!< Power down */
  7162. #define USB_OTG_GCCFG_I2CPADEN_Pos (17U)
  7163. #define USB_OTG_GCCFG_I2CPADEN_Msk (0x1UL << USB_OTG_GCCFG_I2CPADEN_Pos) /*!< 0x00020000 */
  7164. #define USB_OTG_GCCFG_I2CPADEN USB_OTG_GCCFG_I2CPADEN_Msk /*!< Enable I2C bus connection for the external I2C PHY interface*/
  7165. #define USB_OTG_GCCFG_VBUSASEN_Pos (18U)
  7166. #define USB_OTG_GCCFG_VBUSASEN_Msk (0x1UL << USB_OTG_GCCFG_VBUSASEN_Pos) /*!< 0x00040000 */
  7167. #define USB_OTG_GCCFG_VBUSASEN USB_OTG_GCCFG_VBUSASEN_Msk /*!< Enable the VBUS sensing device */
  7168. #define USB_OTG_GCCFG_VBUSBSEN_Pos (19U)
  7169. #define USB_OTG_GCCFG_VBUSBSEN_Msk (0x1UL << USB_OTG_GCCFG_VBUSBSEN_Pos) /*!< 0x00080000 */
  7170. #define USB_OTG_GCCFG_VBUSBSEN USB_OTG_GCCFG_VBUSBSEN_Msk /*!< Enable the VBUS sensing device */
  7171. #define USB_OTG_GCCFG_SOFOUTEN_Pos (20U)
  7172. #define USB_OTG_GCCFG_SOFOUTEN_Msk (0x1UL << USB_OTG_GCCFG_SOFOUTEN_Pos) /*!< 0x00100000 */
  7173. #define USB_OTG_GCCFG_SOFOUTEN USB_OTG_GCCFG_SOFOUTEN_Msk /*!< SOF output enable */
  7174. #define USB_OTG_GCCFG_NOVBUSSENS_Pos (21U)
  7175. #define USB_OTG_GCCFG_NOVBUSSENS_Msk (0x1UL << USB_OTG_GCCFG_NOVBUSSENS_Pos) /*!< 0x00200000 */
  7176. #define USB_OTG_GCCFG_NOVBUSSENS USB_OTG_GCCFG_NOVBUSSENS_Msk /*!< VBUS sensing disable option*/
  7177. /******************** Bit definition forUSB_OTG_DEACHINTMSK register ********************/
  7178. #define USB_OTG_DEACHINTMSK_IEP1INTM_Pos (1U)
  7179. #define USB_OTG_DEACHINTMSK_IEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_IEP1INTM_Pos) /*!< 0x00000002 */
  7180. #define USB_OTG_DEACHINTMSK_IEP1INTM USB_OTG_DEACHINTMSK_IEP1INTM_Msk /*!< IN Endpoint 1 interrupt mask bit */
  7181. #define USB_OTG_DEACHINTMSK_OEP1INTM_Pos (17U)
  7182. #define USB_OTG_DEACHINTMSK_OEP1INTM_Msk (0x1UL << USB_OTG_DEACHINTMSK_OEP1INTM_Pos) /*!< 0x00020000 */
  7183. #define USB_OTG_DEACHINTMSK_OEP1INTM USB_OTG_DEACHINTMSK_OEP1INTM_Msk /*!< OUT Endpoint 1 interrupt mask bit */
  7184. /******************** Bit definition for USB_OTG_CID register ********************/
  7185. #define USB_OTG_CID_PRODUCT_ID_Pos (0U)
  7186. #define USB_OTG_CID_PRODUCT_ID_Msk (0xFFFFFFFFUL << USB_OTG_CID_PRODUCT_ID_Pos) /*!< 0xFFFFFFFF */
  7187. #define USB_OTG_CID_PRODUCT_ID USB_OTG_CID_PRODUCT_ID_Msk /*!< Product ID field */
  7188. /******************** Bit definition for USB_OTG_DIEPEACHMSK1 register ********************/
  7189. #define USB_OTG_DIEPEACHMSK1_XFRCM_Pos (0U)
  7190. #define USB_OTG_DIEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  7191. #define USB_OTG_DIEPEACHMSK1_XFRCM USB_OTG_DIEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  7192. #define USB_OTG_DIEPEACHMSK1_EPDM_Pos (1U)
  7193. #define USB_OTG_DIEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  7194. #define USB_OTG_DIEPEACHMSK1_EPDM USB_OTG_DIEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  7195. #define USB_OTG_DIEPEACHMSK1_TOM_Pos (3U)
  7196. #define USB_OTG_DIEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  7197. #define USB_OTG_DIEPEACHMSK1_TOM USB_OTG_DIEPEACHMSK1_TOM_Msk /*!< Timeout condition mask (nonisochronous endpoints) */
  7198. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos (4U)
  7199. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  7200. #define USB_OTG_DIEPEACHMSK1_ITTXFEMSK USB_OTG_DIEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  7201. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Pos (5U)
  7202. #define USB_OTG_DIEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  7203. #define USB_OTG_DIEPEACHMSK1_INEPNMM USB_OTG_DIEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  7204. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Pos (6U)
  7205. #define USB_OTG_DIEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  7206. #define USB_OTG_DIEPEACHMSK1_INEPNEM USB_OTG_DIEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  7207. #define USB_OTG_DIEPEACHMSK1_TXFURM_Pos (8U)
  7208. #define USB_OTG_DIEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  7209. #define USB_OTG_DIEPEACHMSK1_TXFURM USB_OTG_DIEPEACHMSK1_TXFURM_Msk /*!< FIFO underrun mask */
  7210. #define USB_OTG_DIEPEACHMSK1_BIM_Pos (9U)
  7211. #define USB_OTG_DIEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  7212. #define USB_OTG_DIEPEACHMSK1_BIM USB_OTG_DIEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  7213. #define USB_OTG_DIEPEACHMSK1_NAKM_Pos (13U)
  7214. #define USB_OTG_DIEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DIEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  7215. #define USB_OTG_DIEPEACHMSK1_NAKM USB_OTG_DIEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  7216. /******************** Bit definition for USB_OTG_HPRT register ********************/
  7217. #define USB_OTG_HPRT_PCSTS_Pos (0U)
  7218. #define USB_OTG_HPRT_PCSTS_Msk (0x1UL << USB_OTG_HPRT_PCSTS_Pos) /*!< 0x00000001 */
  7219. #define USB_OTG_HPRT_PCSTS USB_OTG_HPRT_PCSTS_Msk /*!< Port connect status */
  7220. #define USB_OTG_HPRT_PCDET_Pos (1U)
  7221. #define USB_OTG_HPRT_PCDET_Msk (0x1UL << USB_OTG_HPRT_PCDET_Pos) /*!< 0x00000002 */
  7222. #define USB_OTG_HPRT_PCDET USB_OTG_HPRT_PCDET_Msk /*!< Port connect detected */
  7223. #define USB_OTG_HPRT_PENA_Pos (2U)
  7224. #define USB_OTG_HPRT_PENA_Msk (0x1UL << USB_OTG_HPRT_PENA_Pos) /*!< 0x00000004 */
  7225. #define USB_OTG_HPRT_PENA USB_OTG_HPRT_PENA_Msk /*!< Port enable */
  7226. #define USB_OTG_HPRT_PENCHNG_Pos (3U)
  7227. #define USB_OTG_HPRT_PENCHNG_Msk (0x1UL << USB_OTG_HPRT_PENCHNG_Pos) /*!< 0x00000008 */
  7228. #define USB_OTG_HPRT_PENCHNG USB_OTG_HPRT_PENCHNG_Msk /*!< Port enable/disable change */
  7229. #define USB_OTG_HPRT_POCA_Pos (4U)
  7230. #define USB_OTG_HPRT_POCA_Msk (0x1UL << USB_OTG_HPRT_POCA_Pos) /*!< 0x00000010 */
  7231. #define USB_OTG_HPRT_POCA USB_OTG_HPRT_POCA_Msk /*!< Port overcurrent active */
  7232. #define USB_OTG_HPRT_POCCHNG_Pos (5U)
  7233. #define USB_OTG_HPRT_POCCHNG_Msk (0x1UL << USB_OTG_HPRT_POCCHNG_Pos) /*!< 0x00000020 */
  7234. #define USB_OTG_HPRT_POCCHNG USB_OTG_HPRT_POCCHNG_Msk /*!< Port overcurrent change */
  7235. #define USB_OTG_HPRT_PRES_Pos (6U)
  7236. #define USB_OTG_HPRT_PRES_Msk (0x1UL << USB_OTG_HPRT_PRES_Pos) /*!< 0x00000040 */
  7237. #define USB_OTG_HPRT_PRES USB_OTG_HPRT_PRES_Msk /*!< Port resume */
  7238. #define USB_OTG_HPRT_PSUSP_Pos (7U)
  7239. #define USB_OTG_HPRT_PSUSP_Msk (0x1UL << USB_OTG_HPRT_PSUSP_Pos) /*!< 0x00000080 */
  7240. #define USB_OTG_HPRT_PSUSP USB_OTG_HPRT_PSUSP_Msk /*!< Port suspend */
  7241. #define USB_OTG_HPRT_PRST_Pos (8U)
  7242. #define USB_OTG_HPRT_PRST_Msk (0x1UL << USB_OTG_HPRT_PRST_Pos) /*!< 0x00000100 */
  7243. #define USB_OTG_HPRT_PRST USB_OTG_HPRT_PRST_Msk /*!< Port reset */
  7244. #define USB_OTG_HPRT_PLSTS_Pos (10U)
  7245. #define USB_OTG_HPRT_PLSTS_Msk (0x3UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000C00 */
  7246. #define USB_OTG_HPRT_PLSTS USB_OTG_HPRT_PLSTS_Msk /*!< Port line status */
  7247. #define USB_OTG_HPRT_PLSTS_0 (0x1UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000400 */
  7248. #define USB_OTG_HPRT_PLSTS_1 (0x2UL << USB_OTG_HPRT_PLSTS_Pos) /*!< 0x00000800 */
  7249. #define USB_OTG_HPRT_PPWR_Pos (12U)
  7250. #define USB_OTG_HPRT_PPWR_Msk (0x1UL << USB_OTG_HPRT_PPWR_Pos) /*!< 0x00001000 */
  7251. #define USB_OTG_HPRT_PPWR USB_OTG_HPRT_PPWR_Msk /*!< Port power */
  7252. #define USB_OTG_HPRT_PTCTL_Pos (13U)
  7253. #define USB_OTG_HPRT_PTCTL_Msk (0xFUL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x0001E000 */
  7254. #define USB_OTG_HPRT_PTCTL USB_OTG_HPRT_PTCTL_Msk /*!< Port test control */
  7255. #define USB_OTG_HPRT_PTCTL_0 (0x1UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00002000 */
  7256. #define USB_OTG_HPRT_PTCTL_1 (0x2UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00004000 */
  7257. #define USB_OTG_HPRT_PTCTL_2 (0x4UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00008000 */
  7258. #define USB_OTG_HPRT_PTCTL_3 (0x8UL << USB_OTG_HPRT_PTCTL_Pos) /*!< 0x00010000 */
  7259. #define USB_OTG_HPRT_PSPD_Pos (17U)
  7260. #define USB_OTG_HPRT_PSPD_Msk (0x3UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00060000 */
  7261. #define USB_OTG_HPRT_PSPD USB_OTG_HPRT_PSPD_Msk /*!< Port speed */
  7262. #define USB_OTG_HPRT_PSPD_0 (0x1UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00020000 */
  7263. #define USB_OTG_HPRT_PSPD_1 (0x2UL << USB_OTG_HPRT_PSPD_Pos) /*!< 0x00040000 */
  7264. /******************** Bit definition for USB_OTG_DOEPEACHMSK1 register ********************/
  7265. #define USB_OTG_DOEPEACHMSK1_XFRCM_Pos (0U)
  7266. #define USB_OTG_DOEPEACHMSK1_XFRCM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_XFRCM_Pos) /*!< 0x00000001 */
  7267. #define USB_OTG_DOEPEACHMSK1_XFRCM USB_OTG_DOEPEACHMSK1_XFRCM_Msk /*!< Transfer completed interrupt mask */
  7268. #define USB_OTG_DOEPEACHMSK1_EPDM_Pos (1U)
  7269. #define USB_OTG_DOEPEACHMSK1_EPDM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_EPDM_Pos) /*!< 0x00000002 */
  7270. #define USB_OTG_DOEPEACHMSK1_EPDM USB_OTG_DOEPEACHMSK1_EPDM_Msk /*!< Endpoint disabled interrupt mask */
  7271. #define USB_OTG_DOEPEACHMSK1_TOM_Pos (3U)
  7272. #define USB_OTG_DOEPEACHMSK1_TOM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TOM_Pos) /*!< 0x00000008 */
  7273. #define USB_OTG_DOEPEACHMSK1_TOM USB_OTG_DOEPEACHMSK1_TOM_Msk /*!< Timeout condition mask */
  7274. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos (4U)
  7275. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Pos) /*!< 0x00000010 */
  7276. #define USB_OTG_DOEPEACHMSK1_ITTXFEMSK USB_OTG_DOEPEACHMSK1_ITTXFEMSK_Msk /*!< IN token received when TxFIFO empty mask */
  7277. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Pos (5U)
  7278. #define USB_OTG_DOEPEACHMSK1_INEPNMM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNMM_Pos) /*!< 0x00000020 */
  7279. #define USB_OTG_DOEPEACHMSK1_INEPNMM USB_OTG_DOEPEACHMSK1_INEPNMM_Msk /*!< IN token received with EP mismatch mask */
  7280. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Pos (6U)
  7281. #define USB_OTG_DOEPEACHMSK1_INEPNEM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_INEPNEM_Pos) /*!< 0x00000040 */
  7282. #define USB_OTG_DOEPEACHMSK1_INEPNEM USB_OTG_DOEPEACHMSK1_INEPNEM_Msk /*!< IN endpoint NAK effective mask */
  7283. #define USB_OTG_DOEPEACHMSK1_TXFURM_Pos (8U)
  7284. #define USB_OTG_DOEPEACHMSK1_TXFURM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_TXFURM_Pos) /*!< 0x00000100 */
  7285. #define USB_OTG_DOEPEACHMSK1_TXFURM USB_OTG_DOEPEACHMSK1_TXFURM_Msk /*!< OUT packet error mask */
  7286. #define USB_OTG_DOEPEACHMSK1_BIM_Pos (9U)
  7287. #define USB_OTG_DOEPEACHMSK1_BIM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BIM_Pos) /*!< 0x00000200 */
  7288. #define USB_OTG_DOEPEACHMSK1_BIM USB_OTG_DOEPEACHMSK1_BIM_Msk /*!< BNA interrupt mask */
  7289. #define USB_OTG_DOEPEACHMSK1_BERRM_Pos (12U)
  7290. #define USB_OTG_DOEPEACHMSK1_BERRM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_BERRM_Pos) /*!< 0x00001000 */
  7291. #define USB_OTG_DOEPEACHMSK1_BERRM USB_OTG_DOEPEACHMSK1_BERRM_Msk /*!< Bubble error interrupt mask */
  7292. #define USB_OTG_DOEPEACHMSK1_NAKM_Pos (13U)
  7293. #define USB_OTG_DOEPEACHMSK1_NAKM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NAKM_Pos) /*!< 0x00002000 */
  7294. #define USB_OTG_DOEPEACHMSK1_NAKM USB_OTG_DOEPEACHMSK1_NAKM_Msk /*!< NAK interrupt mask */
  7295. #define USB_OTG_DOEPEACHMSK1_NYETM_Pos (14U)
  7296. #define USB_OTG_DOEPEACHMSK1_NYETM_Msk (0x1UL << USB_OTG_DOEPEACHMSK1_NYETM_Pos) /*!< 0x00004000 */
  7297. #define USB_OTG_DOEPEACHMSK1_NYETM USB_OTG_DOEPEACHMSK1_NYETM_Msk /*!< NYET interrupt mask */
  7298. /******************** Bit definition for USB_OTG_HPTXFSIZ register ********************/
  7299. #define USB_OTG_HPTXFSIZ_PTXSA_Pos (0U)
  7300. #define USB_OTG_HPTXFSIZ_PTXSA_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXSA_Pos) /*!< 0x0000FFFF */
  7301. #define USB_OTG_HPTXFSIZ_PTXSA USB_OTG_HPTXFSIZ_PTXSA_Msk /*!< Host periodic TxFIFO start address */
  7302. #define USB_OTG_HPTXFSIZ_PTXFD_Pos (16U)
  7303. #define USB_OTG_HPTXFSIZ_PTXFD_Msk (0xFFFFUL << USB_OTG_HPTXFSIZ_PTXFD_Pos) /*!< 0xFFFF0000 */
  7304. #define USB_OTG_HPTXFSIZ_PTXFD USB_OTG_HPTXFSIZ_PTXFD_Msk /*!< Host periodic TxFIFO depth */
  7305. /******************** Bit definition for USB_OTG_DIEPCTL register ********************/
  7306. #define USB_OTG_DIEPCTL_MPSIZ_Pos (0U)
  7307. #define USB_OTG_DIEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DIEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  7308. #define USB_OTG_DIEPCTL_MPSIZ USB_OTG_DIEPCTL_MPSIZ_Msk /*!< Maximum packet size */
  7309. #define USB_OTG_DIEPCTL_USBAEP_Pos (15U)
  7310. #define USB_OTG_DIEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DIEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  7311. #define USB_OTG_DIEPCTL_USBAEP USB_OTG_DIEPCTL_USBAEP_Msk /*!< USB active endpoint */
  7312. #define USB_OTG_DIEPCTL_EONUM_DPID_Pos (16U)
  7313. #define USB_OTG_DIEPCTL_EONUM_DPID_Msk (0x1UL << USB_OTG_DIEPCTL_EONUM_DPID_Pos) /*!< 0x00010000 */
  7314. #define USB_OTG_DIEPCTL_EONUM_DPID USB_OTG_DIEPCTL_EONUM_DPID_Msk /*!< Even/odd frame */
  7315. #define USB_OTG_DIEPCTL_NAKSTS_Pos (17U)
  7316. #define USB_OTG_DIEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DIEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  7317. #define USB_OTG_DIEPCTL_NAKSTS USB_OTG_DIEPCTL_NAKSTS_Msk /*!< NAK status */
  7318. #define USB_OTG_DIEPCTL_EPTYP_Pos (18U)
  7319. #define USB_OTG_DIEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  7320. #define USB_OTG_DIEPCTL_EPTYP USB_OTG_DIEPCTL_EPTYP_Msk /*!< Endpoint type */
  7321. #define USB_OTG_DIEPCTL_EPTYP_0 (0x1UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  7322. #define USB_OTG_DIEPCTL_EPTYP_1 (0x2UL << USB_OTG_DIEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  7323. #define USB_OTG_DIEPCTL_STALL_Pos (21U)
  7324. #define USB_OTG_DIEPCTL_STALL_Msk (0x1UL << USB_OTG_DIEPCTL_STALL_Pos) /*!< 0x00200000 */
  7325. #define USB_OTG_DIEPCTL_STALL USB_OTG_DIEPCTL_STALL_Msk /*!< STALL handshake */
  7326. #define USB_OTG_DIEPCTL_TXFNUM_Pos (22U)
  7327. #define USB_OTG_DIEPCTL_TXFNUM_Msk (0xFUL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x03C00000 */
  7328. #define USB_OTG_DIEPCTL_TXFNUM USB_OTG_DIEPCTL_TXFNUM_Msk /*!< TxFIFO number */
  7329. #define USB_OTG_DIEPCTL_TXFNUM_0 (0x1UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00400000 */
  7330. #define USB_OTG_DIEPCTL_TXFNUM_1 (0x2UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x00800000 */
  7331. #define USB_OTG_DIEPCTL_TXFNUM_2 (0x4UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x01000000 */
  7332. #define USB_OTG_DIEPCTL_TXFNUM_3 (0x8UL << USB_OTG_DIEPCTL_TXFNUM_Pos) /*!< 0x02000000 */
  7333. #define USB_OTG_DIEPCTL_CNAK_Pos (26U)
  7334. #define USB_OTG_DIEPCTL_CNAK_Msk (0x1UL << USB_OTG_DIEPCTL_CNAK_Pos) /*!< 0x04000000 */
  7335. #define USB_OTG_DIEPCTL_CNAK USB_OTG_DIEPCTL_CNAK_Msk /*!< Clear NAK */
  7336. #define USB_OTG_DIEPCTL_SNAK_Pos (27U)
  7337. #define USB_OTG_DIEPCTL_SNAK_Msk (0x1UL << USB_OTG_DIEPCTL_SNAK_Pos) /*!< 0x08000000 */
  7338. #define USB_OTG_DIEPCTL_SNAK USB_OTG_DIEPCTL_SNAK_Msk /*!< Set NAK */
  7339. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos (28U)
  7340. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  7341. #define USB_OTG_DIEPCTL_SD0PID_SEVNFRM USB_OTG_DIEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
  7342. #define USB_OTG_DIEPCTL_SODDFRM_Pos (29U)
  7343. #define USB_OTG_DIEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DIEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
  7344. #define USB_OTG_DIEPCTL_SODDFRM USB_OTG_DIEPCTL_SODDFRM_Msk /*!< Set odd frame */
  7345. #define USB_OTG_DIEPCTL_EPDIS_Pos (30U)
  7346. #define USB_OTG_DIEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DIEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  7347. #define USB_OTG_DIEPCTL_EPDIS USB_OTG_DIEPCTL_EPDIS_Msk /*!< Endpoint disable */
  7348. #define USB_OTG_DIEPCTL_EPENA_Pos (31U)
  7349. #define USB_OTG_DIEPCTL_EPENA_Msk (0x1UL << USB_OTG_DIEPCTL_EPENA_Pos) /*!< 0x80000000 */
  7350. #define USB_OTG_DIEPCTL_EPENA USB_OTG_DIEPCTL_EPENA_Msk /*!< Endpoint enable */
  7351. /******************** Bit definition for USB_OTG_HCCHAR register ********************/
  7352. #define USB_OTG_HCCHAR_MPSIZ_Pos (0U)
  7353. #define USB_OTG_HCCHAR_MPSIZ_Msk (0x7FFUL << USB_OTG_HCCHAR_MPSIZ_Pos) /*!< 0x000007FF */
  7354. #define USB_OTG_HCCHAR_MPSIZ USB_OTG_HCCHAR_MPSIZ_Msk /*!< Maximum packet size */
  7355. #define USB_OTG_HCCHAR_EPNUM_Pos (11U)
  7356. #define USB_OTG_HCCHAR_EPNUM_Msk (0xFUL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00007800 */
  7357. #define USB_OTG_HCCHAR_EPNUM USB_OTG_HCCHAR_EPNUM_Msk /*!< Endpoint number */
  7358. #define USB_OTG_HCCHAR_EPNUM_0 (0x1UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00000800 */
  7359. #define USB_OTG_HCCHAR_EPNUM_1 (0x2UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00001000 */
  7360. #define USB_OTG_HCCHAR_EPNUM_2 (0x4UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00002000 */
  7361. #define USB_OTG_HCCHAR_EPNUM_3 (0x8UL << USB_OTG_HCCHAR_EPNUM_Pos) /*!< 0x00004000 */
  7362. #define USB_OTG_HCCHAR_EPDIR_Pos (15U)
  7363. #define USB_OTG_HCCHAR_EPDIR_Msk (0x1UL << USB_OTG_HCCHAR_EPDIR_Pos) /*!< 0x00008000 */
  7364. #define USB_OTG_HCCHAR_EPDIR USB_OTG_HCCHAR_EPDIR_Msk /*!< Endpoint direction */
  7365. #define USB_OTG_HCCHAR_LSDEV_Pos (17U)
  7366. #define USB_OTG_HCCHAR_LSDEV_Msk (0x1UL << USB_OTG_HCCHAR_LSDEV_Pos) /*!< 0x00020000 */
  7367. #define USB_OTG_HCCHAR_LSDEV USB_OTG_HCCHAR_LSDEV_Msk /*!< Low-speed device */
  7368. #define USB_OTG_HCCHAR_EPTYP_Pos (18U)
  7369. #define USB_OTG_HCCHAR_EPTYP_Msk (0x3UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x000C0000 */
  7370. #define USB_OTG_HCCHAR_EPTYP USB_OTG_HCCHAR_EPTYP_Msk /*!< Endpoint type */
  7371. #define USB_OTG_HCCHAR_EPTYP_0 (0x1UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00040000 */
  7372. #define USB_OTG_HCCHAR_EPTYP_1 (0x2UL << USB_OTG_HCCHAR_EPTYP_Pos) /*!< 0x00080000 */
  7373. #define USB_OTG_HCCHAR_MC_Pos (20U)
  7374. #define USB_OTG_HCCHAR_MC_Msk (0x3UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00300000 */
  7375. #define USB_OTG_HCCHAR_MC USB_OTG_HCCHAR_MC_Msk /*!< Multi Count (MC) / Error Count (EC) */
  7376. #define USB_OTG_HCCHAR_MC_0 (0x1UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00100000 */
  7377. #define USB_OTG_HCCHAR_MC_1 (0x2UL << USB_OTG_HCCHAR_MC_Pos) /*!< 0x00200000 */
  7378. #define USB_OTG_HCCHAR_DAD_Pos (22U)
  7379. #define USB_OTG_HCCHAR_DAD_Msk (0x7FUL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x1FC00000 */
  7380. #define USB_OTG_HCCHAR_DAD USB_OTG_HCCHAR_DAD_Msk /*!< Device address */
  7381. #define USB_OTG_HCCHAR_DAD_0 (0x01UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00400000 */
  7382. #define USB_OTG_HCCHAR_DAD_1 (0x02UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x00800000 */
  7383. #define USB_OTG_HCCHAR_DAD_2 (0x04UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x01000000 */
  7384. #define USB_OTG_HCCHAR_DAD_3 (0x08UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x02000000 */
  7385. #define USB_OTG_HCCHAR_DAD_4 (0x10UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x04000000 */
  7386. #define USB_OTG_HCCHAR_DAD_5 (0x20UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x08000000 */
  7387. #define USB_OTG_HCCHAR_DAD_6 (0x40UL << USB_OTG_HCCHAR_DAD_Pos) /*!< 0x10000000 */
  7388. #define USB_OTG_HCCHAR_ODDFRM_Pos (29U)
  7389. #define USB_OTG_HCCHAR_ODDFRM_Msk (0x1UL << USB_OTG_HCCHAR_ODDFRM_Pos) /*!< 0x20000000 */
  7390. #define USB_OTG_HCCHAR_ODDFRM USB_OTG_HCCHAR_ODDFRM_Msk /*!< Odd frame */
  7391. #define USB_OTG_HCCHAR_CHDIS_Pos (30U)
  7392. #define USB_OTG_HCCHAR_CHDIS_Msk (0x1UL << USB_OTG_HCCHAR_CHDIS_Pos) /*!< 0x40000000 */
  7393. #define USB_OTG_HCCHAR_CHDIS USB_OTG_HCCHAR_CHDIS_Msk /*!< Channel disable */
  7394. #define USB_OTG_HCCHAR_CHENA_Pos (31U)
  7395. #define USB_OTG_HCCHAR_CHENA_Msk (0x1UL << USB_OTG_HCCHAR_CHENA_Pos) /*!< 0x80000000 */
  7396. #define USB_OTG_HCCHAR_CHENA USB_OTG_HCCHAR_CHENA_Msk /*!< Channel enable */
  7397. /******************** Bit definition for USB_OTG_HCSPLT register ********************/
  7398. #define USB_OTG_HCSPLT_PRTADDR_Pos (0U)
  7399. #define USB_OTG_HCSPLT_PRTADDR_Msk (0x7FUL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x0000007F */
  7400. #define USB_OTG_HCSPLT_PRTADDR USB_OTG_HCSPLT_PRTADDR_Msk /*!< Port address */
  7401. #define USB_OTG_HCSPLT_PRTADDR_0 (0x01UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000001 */
  7402. #define USB_OTG_HCSPLT_PRTADDR_1 (0x02UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000002 */
  7403. #define USB_OTG_HCSPLT_PRTADDR_2 (0x04UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000004 */
  7404. #define USB_OTG_HCSPLT_PRTADDR_3 (0x08UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000008 */
  7405. #define USB_OTG_HCSPLT_PRTADDR_4 (0x10UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000010 */
  7406. #define USB_OTG_HCSPLT_PRTADDR_5 (0x20UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000020 */
  7407. #define USB_OTG_HCSPLT_PRTADDR_6 (0x40UL << USB_OTG_HCSPLT_PRTADDR_Pos) /*!< 0x00000040 */
  7408. #define USB_OTG_HCSPLT_HUBADDR_Pos (7U)
  7409. #define USB_OTG_HCSPLT_HUBADDR_Msk (0x7FUL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00003F80 */
  7410. #define USB_OTG_HCSPLT_HUBADDR USB_OTG_HCSPLT_HUBADDR_Msk /*!< Hub address */
  7411. #define USB_OTG_HCSPLT_HUBADDR_0 (0x01UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000080 */
  7412. #define USB_OTG_HCSPLT_HUBADDR_1 (0x02UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000100 */
  7413. #define USB_OTG_HCSPLT_HUBADDR_2 (0x04UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000200 */
  7414. #define USB_OTG_HCSPLT_HUBADDR_3 (0x08UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000400 */
  7415. #define USB_OTG_HCSPLT_HUBADDR_4 (0x10UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00000800 */
  7416. #define USB_OTG_HCSPLT_HUBADDR_5 (0x20UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00001000 */
  7417. #define USB_OTG_HCSPLT_HUBADDR_6 (0x40UL << USB_OTG_HCSPLT_HUBADDR_Pos) /*!< 0x00002000 */
  7418. #define USB_OTG_HCSPLT_XACTPOS_Pos (14U)
  7419. #define USB_OTG_HCSPLT_XACTPOS_Msk (0x3UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x0000C000 */
  7420. #define USB_OTG_HCSPLT_XACTPOS USB_OTG_HCSPLT_XACTPOS_Msk /*!< XACTPOS */
  7421. #define USB_OTG_HCSPLT_XACTPOS_0 (0x1UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00004000 */
  7422. #define USB_OTG_HCSPLT_XACTPOS_1 (0x2UL << USB_OTG_HCSPLT_XACTPOS_Pos) /*!< 0x00008000 */
  7423. #define USB_OTG_HCSPLT_COMPLSPLT_Pos (16U)
  7424. #define USB_OTG_HCSPLT_COMPLSPLT_Msk (0x1UL << USB_OTG_HCSPLT_COMPLSPLT_Pos) /*!< 0x00010000 */
  7425. #define USB_OTG_HCSPLT_COMPLSPLT USB_OTG_HCSPLT_COMPLSPLT_Msk /*!< Do complete split */
  7426. #define USB_OTG_HCSPLT_SPLITEN_Pos (31U)
  7427. #define USB_OTG_HCSPLT_SPLITEN_Msk (0x1UL << USB_OTG_HCSPLT_SPLITEN_Pos) /*!< 0x80000000 */
  7428. #define USB_OTG_HCSPLT_SPLITEN USB_OTG_HCSPLT_SPLITEN_Msk /*!< Split enable */
  7429. /******************** Bit definition for USB_OTG_HCINT register ********************/
  7430. #define USB_OTG_HCINT_XFRC_Pos (0U)
  7431. #define USB_OTG_HCINT_XFRC_Msk (0x1UL << USB_OTG_HCINT_XFRC_Pos) /*!< 0x00000001 */
  7432. #define USB_OTG_HCINT_XFRC USB_OTG_HCINT_XFRC_Msk /*!< Transfer completed */
  7433. #define USB_OTG_HCINT_CHH_Pos (1U)
  7434. #define USB_OTG_HCINT_CHH_Msk (0x1UL << USB_OTG_HCINT_CHH_Pos) /*!< 0x00000002 */
  7435. #define USB_OTG_HCINT_CHH USB_OTG_HCINT_CHH_Msk /*!< Channel halted */
  7436. #define USB_OTG_HCINT_AHBERR_Pos (2U)
  7437. #define USB_OTG_HCINT_AHBERR_Msk (0x1UL << USB_OTG_HCINT_AHBERR_Pos) /*!< 0x00000004 */
  7438. #define USB_OTG_HCINT_AHBERR USB_OTG_HCINT_AHBERR_Msk /*!< AHB error */
  7439. #define USB_OTG_HCINT_STALL_Pos (3U)
  7440. #define USB_OTG_HCINT_STALL_Msk (0x1UL << USB_OTG_HCINT_STALL_Pos) /*!< 0x00000008 */
  7441. #define USB_OTG_HCINT_STALL USB_OTG_HCINT_STALL_Msk /*!< STALL response received interrupt */
  7442. #define USB_OTG_HCINT_NAK_Pos (4U)
  7443. #define USB_OTG_HCINT_NAK_Msk (0x1UL << USB_OTG_HCINT_NAK_Pos) /*!< 0x00000010 */
  7444. #define USB_OTG_HCINT_NAK USB_OTG_HCINT_NAK_Msk /*!< NAK response received interrupt */
  7445. #define USB_OTG_HCINT_ACK_Pos (5U)
  7446. #define USB_OTG_HCINT_ACK_Msk (0x1UL << USB_OTG_HCINT_ACK_Pos) /*!< 0x00000020 */
  7447. #define USB_OTG_HCINT_ACK USB_OTG_HCINT_ACK_Msk /*!< ACK response received/transmitted interrupt */
  7448. #define USB_OTG_HCINT_NYET_Pos (6U)
  7449. #define USB_OTG_HCINT_NYET_Msk (0x1UL << USB_OTG_HCINT_NYET_Pos) /*!< 0x00000040 */
  7450. #define USB_OTG_HCINT_NYET USB_OTG_HCINT_NYET_Msk /*!< Response received interrupt */
  7451. #define USB_OTG_HCINT_TXERR_Pos (7U)
  7452. #define USB_OTG_HCINT_TXERR_Msk (0x1UL << USB_OTG_HCINT_TXERR_Pos) /*!< 0x00000080 */
  7453. #define USB_OTG_HCINT_TXERR USB_OTG_HCINT_TXERR_Msk /*!< Transaction error */
  7454. #define USB_OTG_HCINT_BBERR_Pos (8U)
  7455. #define USB_OTG_HCINT_BBERR_Msk (0x1UL << USB_OTG_HCINT_BBERR_Pos) /*!< 0x00000100 */
  7456. #define USB_OTG_HCINT_BBERR USB_OTG_HCINT_BBERR_Msk /*!< Babble error */
  7457. #define USB_OTG_HCINT_FRMOR_Pos (9U)
  7458. #define USB_OTG_HCINT_FRMOR_Msk (0x1UL << USB_OTG_HCINT_FRMOR_Pos) /*!< 0x00000200 */
  7459. #define USB_OTG_HCINT_FRMOR USB_OTG_HCINT_FRMOR_Msk /*!< Frame overrun */
  7460. #define USB_OTG_HCINT_DTERR_Pos (10U)
  7461. #define USB_OTG_HCINT_DTERR_Msk (0x1UL << USB_OTG_HCINT_DTERR_Pos) /*!< 0x00000400 */
  7462. #define USB_OTG_HCINT_DTERR USB_OTG_HCINT_DTERR_Msk /*!< Data toggle error */
  7463. /******************** Bit definition for USB_OTG_DIEPINT register ********************/
  7464. #define USB_OTG_DIEPINT_XFRC_Pos (0U)
  7465. #define USB_OTG_DIEPINT_XFRC_Msk (0x1UL << USB_OTG_DIEPINT_XFRC_Pos) /*!< 0x00000001 */
  7466. #define USB_OTG_DIEPINT_XFRC USB_OTG_DIEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  7467. #define USB_OTG_DIEPINT_EPDISD_Pos (1U)
  7468. #define USB_OTG_DIEPINT_EPDISD_Msk (0x1UL << USB_OTG_DIEPINT_EPDISD_Pos) /*!< 0x00000002 */
  7469. #define USB_OTG_DIEPINT_EPDISD USB_OTG_DIEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  7470. #define USB_OTG_DIEPINT_AHBERR_Pos (2U)
  7471. #define USB_OTG_DIEPINT_AHBERR_Msk (0x1UL << USB_OTG_DIEPINT_AHBERR_Pos) /*!< 0x00000004 */
  7472. #define USB_OTG_DIEPINT_AHBERR USB_OTG_DIEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an IN transaction */
  7473. #define USB_OTG_DIEPINT_TOC_Pos (3U)
  7474. #define USB_OTG_DIEPINT_TOC_Msk (0x1UL << USB_OTG_DIEPINT_TOC_Pos) /*!< 0x00000008 */
  7475. #define USB_OTG_DIEPINT_TOC USB_OTG_DIEPINT_TOC_Msk /*!< Timeout condition */
  7476. #define USB_OTG_DIEPINT_ITTXFE_Pos (4U)
  7477. #define USB_OTG_DIEPINT_ITTXFE_Msk (0x1UL << USB_OTG_DIEPINT_ITTXFE_Pos) /*!< 0x00000010 */
  7478. #define USB_OTG_DIEPINT_ITTXFE USB_OTG_DIEPINT_ITTXFE_Msk /*!< IN token received when TxFIFO is empty */
  7479. #define USB_OTG_DIEPINT_INEPNM_Pos (5U)
  7480. #define USB_OTG_DIEPINT_INEPNM_Msk (0x1UL << USB_OTG_DIEPINT_INEPNM_Pos) /*!< 0x00000004 */
  7481. #define USB_OTG_DIEPINT_INEPNM USB_OTG_DIEPINT_INEPNM_Msk /*!< IN token received with EP mismatch */
  7482. #define USB_OTG_DIEPINT_INEPNE_Pos (6U)
  7483. #define USB_OTG_DIEPINT_INEPNE_Msk (0x1UL << USB_OTG_DIEPINT_INEPNE_Pos) /*!< 0x00000040 */
  7484. #define USB_OTG_DIEPINT_INEPNE USB_OTG_DIEPINT_INEPNE_Msk /*!< IN endpoint NAK effective */
  7485. #define USB_OTG_DIEPINT_TXFE_Pos (7U)
  7486. #define USB_OTG_DIEPINT_TXFE_Msk (0x1UL << USB_OTG_DIEPINT_TXFE_Pos) /*!< 0x00000080 */
  7487. #define USB_OTG_DIEPINT_TXFE USB_OTG_DIEPINT_TXFE_Msk /*!< Transmit FIFO empty */
  7488. #define USB_OTG_DIEPINT_TXFIFOUDRN_Pos (8U)
  7489. #define USB_OTG_DIEPINT_TXFIFOUDRN_Msk (0x1UL << USB_OTG_DIEPINT_TXFIFOUDRN_Pos) /*!< 0x00000100 */
  7490. #define USB_OTG_DIEPINT_TXFIFOUDRN USB_OTG_DIEPINT_TXFIFOUDRN_Msk /*!< Transmit Fifo Underrun */
  7491. #define USB_OTG_DIEPINT_BNA_Pos (9U)
  7492. #define USB_OTG_DIEPINT_BNA_Msk (0x1UL << USB_OTG_DIEPINT_BNA_Pos) /*!< 0x00000200 */
  7493. #define USB_OTG_DIEPINT_BNA USB_OTG_DIEPINT_BNA_Msk /*!< Buffer not available interrupt */
  7494. #define USB_OTG_DIEPINT_PKTDRPSTS_Pos (11U)
  7495. #define USB_OTG_DIEPINT_PKTDRPSTS_Msk (0x1UL << USB_OTG_DIEPINT_PKTDRPSTS_Pos) /*!< 0x00000800 */
  7496. #define USB_OTG_DIEPINT_PKTDRPSTS USB_OTG_DIEPINT_PKTDRPSTS_Msk /*!< Packet dropped status */
  7497. #define USB_OTG_DIEPINT_BERR_Pos (12U)
  7498. #define USB_OTG_DIEPINT_BERR_Msk (0x1UL << USB_OTG_DIEPINT_BERR_Pos) /*!< 0x00001000 */
  7499. #define USB_OTG_DIEPINT_BERR USB_OTG_DIEPINT_BERR_Msk /*!< Babble error interrupt */
  7500. #define USB_OTG_DIEPINT_NAK_Pos (13U)
  7501. #define USB_OTG_DIEPINT_NAK_Msk (0x1UL << USB_OTG_DIEPINT_NAK_Pos) /*!< 0x00002000 */
  7502. #define USB_OTG_DIEPINT_NAK USB_OTG_DIEPINT_NAK_Msk /*!< NAK interrupt */
  7503. /******************** Bit definition forUSB_OTG_HCINTMSK register ********************/
  7504. #define USB_OTG_HCINTMSK_XFRCM_Pos (0U)
  7505. #define USB_OTG_HCINTMSK_XFRCM_Msk (0x1UL << USB_OTG_HCINTMSK_XFRCM_Pos) /*!< 0x00000001 */
  7506. #define USB_OTG_HCINTMSK_XFRCM USB_OTG_HCINTMSK_XFRCM_Msk /*!< Transfer completed mask */
  7507. #define USB_OTG_HCINTMSK_CHHM_Pos (1U)
  7508. #define USB_OTG_HCINTMSK_CHHM_Msk (0x1UL << USB_OTG_HCINTMSK_CHHM_Pos) /*!< 0x00000002 */
  7509. #define USB_OTG_HCINTMSK_CHHM USB_OTG_HCINTMSK_CHHM_Msk /*!< Channel halted mask */
  7510. #define USB_OTG_HCINTMSK_AHBERR_Pos (2U)
  7511. #define USB_OTG_HCINTMSK_AHBERR_Msk (0x1UL << USB_OTG_HCINTMSK_AHBERR_Pos) /*!< 0x00000004 */
  7512. #define USB_OTG_HCINTMSK_AHBERR USB_OTG_HCINTMSK_AHBERR_Msk /*!< AHB error */
  7513. #define USB_OTG_HCINTMSK_STALLM_Pos (3U)
  7514. #define USB_OTG_HCINTMSK_STALLM_Msk (0x1UL << USB_OTG_HCINTMSK_STALLM_Pos) /*!< 0x00000008 */
  7515. #define USB_OTG_HCINTMSK_STALLM USB_OTG_HCINTMSK_STALLM_Msk /*!< STALL response received interrupt mask */
  7516. #define USB_OTG_HCINTMSK_NAKM_Pos (4U)
  7517. #define USB_OTG_HCINTMSK_NAKM_Msk (0x1UL << USB_OTG_HCINTMSK_NAKM_Pos) /*!< 0x00000010 */
  7518. #define USB_OTG_HCINTMSK_NAKM USB_OTG_HCINTMSK_NAKM_Msk /*!< NAK response received interrupt mask */
  7519. #define USB_OTG_HCINTMSK_ACKM_Pos (5U)
  7520. #define USB_OTG_HCINTMSK_ACKM_Msk (0x1UL << USB_OTG_HCINTMSK_ACKM_Pos) /*!< 0x00000020 */
  7521. #define USB_OTG_HCINTMSK_ACKM USB_OTG_HCINTMSK_ACKM_Msk /*!< ACK response received/transmitted interrupt mask */
  7522. #define USB_OTG_HCINTMSK_NYET_Pos (6U)
  7523. #define USB_OTG_HCINTMSK_NYET_Msk (0x1UL << USB_OTG_HCINTMSK_NYET_Pos) /*!< 0x00000040 */
  7524. #define USB_OTG_HCINTMSK_NYET USB_OTG_HCINTMSK_NYET_Msk /*!< response received interrupt mask */
  7525. #define USB_OTG_HCINTMSK_TXERRM_Pos (7U)
  7526. #define USB_OTG_HCINTMSK_TXERRM_Msk (0x1UL << USB_OTG_HCINTMSK_TXERRM_Pos) /*!< 0x00000080 */
  7527. #define USB_OTG_HCINTMSK_TXERRM USB_OTG_HCINTMSK_TXERRM_Msk /*!< Transaction error mask */
  7528. #define USB_OTG_HCINTMSK_BBERRM_Pos (8U)
  7529. #define USB_OTG_HCINTMSK_BBERRM_Msk (0x1UL << USB_OTG_HCINTMSK_BBERRM_Pos) /*!< 0x00000100 */
  7530. #define USB_OTG_HCINTMSK_BBERRM USB_OTG_HCINTMSK_BBERRM_Msk /*!< Babble error mask */
  7531. #define USB_OTG_HCINTMSK_FRMORM_Pos (9U)
  7532. #define USB_OTG_HCINTMSK_FRMORM_Msk (0x1UL << USB_OTG_HCINTMSK_FRMORM_Pos) /*!< 0x00000200 */
  7533. #define USB_OTG_HCINTMSK_FRMORM USB_OTG_HCINTMSK_FRMORM_Msk /*!< Frame overrun mask */
  7534. #define USB_OTG_HCINTMSK_DTERRM_Pos (10U)
  7535. #define USB_OTG_HCINTMSK_DTERRM_Msk (0x1UL << USB_OTG_HCINTMSK_DTERRM_Pos) /*!< 0x00000400 */
  7536. #define USB_OTG_HCINTMSK_DTERRM USB_OTG_HCINTMSK_DTERRM_Msk /*!< Data toggle error mask */
  7537. /******************** Bit definition for USB_OTG_DIEPTSIZ register ********************/
  7538. #define USB_OTG_DIEPTSIZ_XFRSIZ_Pos (0U)
  7539. #define USB_OTG_DIEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DIEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  7540. #define USB_OTG_DIEPTSIZ_XFRSIZ USB_OTG_DIEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  7541. #define USB_OTG_DIEPTSIZ_PKTCNT_Pos (19U)
  7542. #define USB_OTG_DIEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DIEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  7543. #define USB_OTG_DIEPTSIZ_PKTCNT USB_OTG_DIEPTSIZ_PKTCNT_Msk /*!< Packet count */
  7544. #define USB_OTG_DIEPTSIZ_MULCNT_Pos (29U)
  7545. #define USB_OTG_DIEPTSIZ_MULCNT_Msk (0x3UL << USB_OTG_DIEPTSIZ_MULCNT_Pos) /*!< 0x60000000 */
  7546. #define USB_OTG_DIEPTSIZ_MULCNT USB_OTG_DIEPTSIZ_MULCNT_Msk /*!< Packet count */
  7547. /******************** Bit definition for USB_OTG_HCTSIZ register ********************/
  7548. #define USB_OTG_HCTSIZ_XFRSIZ_Pos (0U)
  7549. #define USB_OTG_HCTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_HCTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  7550. #define USB_OTG_HCTSIZ_XFRSIZ USB_OTG_HCTSIZ_XFRSIZ_Msk /*!< Transfer size */
  7551. #define USB_OTG_HCTSIZ_PKTCNT_Pos (19U)
  7552. #define USB_OTG_HCTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_HCTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  7553. #define USB_OTG_HCTSIZ_PKTCNT USB_OTG_HCTSIZ_PKTCNT_Msk /*!< Packet count */
  7554. #define USB_OTG_HCTSIZ_DOPING_Pos (31U)
  7555. #define USB_OTG_HCTSIZ_DOPING_Msk (0x1UL << USB_OTG_HCTSIZ_DOPING_Pos) /*!< 0x80000000 */
  7556. #define USB_OTG_HCTSIZ_DOPING USB_OTG_HCTSIZ_DOPING_Msk /*!< Do PING */
  7557. #define USB_OTG_HCTSIZ_DPID_Pos (29U)
  7558. #define USB_OTG_HCTSIZ_DPID_Msk (0x3UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x60000000 */
  7559. #define USB_OTG_HCTSIZ_DPID USB_OTG_HCTSIZ_DPID_Msk /*!< Data PID */
  7560. #define USB_OTG_HCTSIZ_DPID_0 (0x1UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x20000000 */
  7561. #define USB_OTG_HCTSIZ_DPID_1 (0x2UL << USB_OTG_HCTSIZ_DPID_Pos) /*!< 0x40000000 */
  7562. /******************** Bit definition for USB_OTG_DIEPDMA register ********************/
  7563. #define USB_OTG_DIEPDMA_DMAADDR_Pos (0U)
  7564. #define USB_OTG_DIEPDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_DIEPDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  7565. #define USB_OTG_DIEPDMA_DMAADDR USB_OTG_DIEPDMA_DMAADDR_Msk /*!< DMA address */
  7566. /******************** Bit definition for USB_OTG_HCDMA register ********************/
  7567. #define USB_OTG_HCDMA_DMAADDR_Pos (0U)
  7568. #define USB_OTG_HCDMA_DMAADDR_Msk (0xFFFFFFFFUL << USB_OTG_HCDMA_DMAADDR_Pos) /*!< 0xFFFFFFFF */
  7569. #define USB_OTG_HCDMA_DMAADDR USB_OTG_HCDMA_DMAADDR_Msk /*!< DMA address */
  7570. /******************** Bit definition for USB_OTG_DTXFSTS register ********************/
  7571. #define USB_OTG_DTXFSTS_INEPTFSAV_Pos (0U)
  7572. #define USB_OTG_DTXFSTS_INEPTFSAV_Msk (0xFFFFUL << USB_OTG_DTXFSTS_INEPTFSAV_Pos) /*!< 0x0000FFFF */
  7573. #define USB_OTG_DTXFSTS_INEPTFSAV USB_OTG_DTXFSTS_INEPTFSAV_Msk /*!< IN endpoint TxFIFO space available */
  7574. /******************** Bit definition for USB_OTG_DIEPTXF register ********************/
  7575. #define USB_OTG_DIEPTXF_INEPTXSA_Pos (0U)
  7576. #define USB_OTG_DIEPTXF_INEPTXSA_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXSA_Pos) /*!< 0x0000FFFF */
  7577. #define USB_OTG_DIEPTXF_INEPTXSA USB_OTG_DIEPTXF_INEPTXSA_Msk /*!< IN endpoint FIFOx transmit RAM start address */
  7578. #define USB_OTG_DIEPTXF_INEPTXFD_Pos (16U)
  7579. #define USB_OTG_DIEPTXF_INEPTXFD_Msk (0xFFFFUL << USB_OTG_DIEPTXF_INEPTXFD_Pos) /*!< 0xFFFF0000 */
  7580. #define USB_OTG_DIEPTXF_INEPTXFD USB_OTG_DIEPTXF_INEPTXFD_Msk /*!< IN endpoint TxFIFO depth */
  7581. /******************** Bit definition for USB_OTG_DOEPCTL register ********************/
  7582. #define USB_OTG_DOEPCTL_MPSIZ_Pos (0U)
  7583. #define USB_OTG_DOEPCTL_MPSIZ_Msk (0x7FFUL << USB_OTG_DOEPCTL_MPSIZ_Pos) /*!< 0x000007FF */
  7584. #define USB_OTG_DOEPCTL_MPSIZ USB_OTG_DOEPCTL_MPSIZ_Msk /*!< Maximum packet size */ /*!<Bit 1 */
  7585. #define USB_OTG_DOEPCTL_USBAEP_Pos (15U)
  7586. #define USB_OTG_DOEPCTL_USBAEP_Msk (0x1UL << USB_OTG_DOEPCTL_USBAEP_Pos) /*!< 0x00008000 */
  7587. #define USB_OTG_DOEPCTL_USBAEP USB_OTG_DOEPCTL_USBAEP_Msk /*!< USB active endpoint */
  7588. #define USB_OTG_DOEPCTL_NAKSTS_Pos (17U)
  7589. #define USB_OTG_DOEPCTL_NAKSTS_Msk (0x1UL << USB_OTG_DOEPCTL_NAKSTS_Pos) /*!< 0x00020000 */
  7590. #define USB_OTG_DOEPCTL_NAKSTS USB_OTG_DOEPCTL_NAKSTS_Msk /*!< NAK status */
  7591. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos (28U)
  7592. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Pos) /*!< 0x10000000 */
  7593. #define USB_OTG_DOEPCTL_SD0PID_SEVNFRM USB_OTG_DOEPCTL_SD0PID_SEVNFRM_Msk /*!< Set DATA0 PID */
  7594. #define USB_OTG_DOEPCTL_SODDFRM_Pos (29U)
  7595. #define USB_OTG_DOEPCTL_SODDFRM_Msk (0x1UL << USB_OTG_DOEPCTL_SODDFRM_Pos) /*!< 0x20000000 */
  7596. #define USB_OTG_DOEPCTL_SODDFRM USB_OTG_DOEPCTL_SODDFRM_Msk /*!< Set odd frame */
  7597. #define USB_OTG_DOEPCTL_EPTYP_Pos (18U)
  7598. #define USB_OTG_DOEPCTL_EPTYP_Msk (0x3UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x000C0000 */
  7599. #define USB_OTG_DOEPCTL_EPTYP USB_OTG_DOEPCTL_EPTYP_Msk /*!< Endpoint type */
  7600. #define USB_OTG_DOEPCTL_EPTYP_0 (0x1UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00040000 */
  7601. #define USB_OTG_DOEPCTL_EPTYP_1 (0x2UL << USB_OTG_DOEPCTL_EPTYP_Pos) /*!< 0x00080000 */
  7602. #define USB_OTG_DOEPCTL_SNPM_Pos (20U)
  7603. #define USB_OTG_DOEPCTL_SNPM_Msk (0x1UL << USB_OTG_DOEPCTL_SNPM_Pos) /*!< 0x00100000 */
  7604. #define USB_OTG_DOEPCTL_SNPM USB_OTG_DOEPCTL_SNPM_Msk /*!< Snoop mode */
  7605. #define USB_OTG_DOEPCTL_STALL_Pos (21U)
  7606. #define USB_OTG_DOEPCTL_STALL_Msk (0x1UL << USB_OTG_DOEPCTL_STALL_Pos) /*!< 0x00200000 */
  7607. #define USB_OTG_DOEPCTL_STALL USB_OTG_DOEPCTL_STALL_Msk /*!< STALL handshake */
  7608. #define USB_OTG_DOEPCTL_CNAK_Pos (26U)
  7609. #define USB_OTG_DOEPCTL_CNAK_Msk (0x1UL << USB_OTG_DOEPCTL_CNAK_Pos) /*!< 0x04000000 */
  7610. #define USB_OTG_DOEPCTL_CNAK USB_OTG_DOEPCTL_CNAK_Msk /*!< Clear NAK */
  7611. #define USB_OTG_DOEPCTL_SNAK_Pos (27U)
  7612. #define USB_OTG_DOEPCTL_SNAK_Msk (0x1UL << USB_OTG_DOEPCTL_SNAK_Pos) /*!< 0x08000000 */
  7613. #define USB_OTG_DOEPCTL_SNAK USB_OTG_DOEPCTL_SNAK_Msk /*!< Set NAK */
  7614. #define USB_OTG_DOEPCTL_EPDIS_Pos (30U)
  7615. #define USB_OTG_DOEPCTL_EPDIS_Msk (0x1UL << USB_OTG_DOEPCTL_EPDIS_Pos) /*!< 0x40000000 */
  7616. #define USB_OTG_DOEPCTL_EPDIS USB_OTG_DOEPCTL_EPDIS_Msk /*!< Endpoint disable */
  7617. #define USB_OTG_DOEPCTL_EPENA_Pos (31U)
  7618. #define USB_OTG_DOEPCTL_EPENA_Msk (0x1UL << USB_OTG_DOEPCTL_EPENA_Pos) /*!< 0x80000000 */
  7619. #define USB_OTG_DOEPCTL_EPENA USB_OTG_DOEPCTL_EPENA_Msk /*!< Endpoint enable */
  7620. /******************** Bit definition for USB_OTG_DOEPINT register ********************/
  7621. #define USB_OTG_DOEPINT_XFRC_Pos (0U)
  7622. #define USB_OTG_DOEPINT_XFRC_Msk (0x1UL << USB_OTG_DOEPINT_XFRC_Pos) /*!< 0x00000001 */
  7623. #define USB_OTG_DOEPINT_XFRC USB_OTG_DOEPINT_XFRC_Msk /*!< Transfer completed interrupt */
  7624. #define USB_OTG_DOEPINT_EPDISD_Pos (1U)
  7625. #define USB_OTG_DOEPINT_EPDISD_Msk (0x1UL << USB_OTG_DOEPINT_EPDISD_Pos) /*!< 0x00000002 */
  7626. #define USB_OTG_DOEPINT_EPDISD USB_OTG_DOEPINT_EPDISD_Msk /*!< Endpoint disabled interrupt */
  7627. #define USB_OTG_DOEPINT_AHBERR_Pos (2U)
  7628. #define USB_OTG_DOEPINT_AHBERR_Msk (0x1UL << USB_OTG_DOEPINT_AHBERR_Pos) /*!< 0x00000004 */
  7629. #define USB_OTG_DOEPINT_AHBERR USB_OTG_DOEPINT_AHBERR_Msk /*!< AHB Error (AHBErr) during an OUT transaction */
  7630. #define USB_OTG_DOEPINT_STUP_Pos (3U)
  7631. #define USB_OTG_DOEPINT_STUP_Msk (0x1UL << USB_OTG_DOEPINT_STUP_Pos) /*!< 0x00000008 */
  7632. #define USB_OTG_DOEPINT_STUP USB_OTG_DOEPINT_STUP_Msk /*!< SETUP phase done */
  7633. #define USB_OTG_DOEPINT_OTEPDIS_Pos (4U)
  7634. #define USB_OTG_DOEPINT_OTEPDIS_Msk (0x1UL << USB_OTG_DOEPINT_OTEPDIS_Pos) /*!< 0x00000010 */
  7635. #define USB_OTG_DOEPINT_OTEPDIS USB_OTG_DOEPINT_OTEPDIS_Msk /*!< OUT token received when endpoint disabled */
  7636. #define USB_OTG_DOEPINT_OTEPSPR_Pos (5U)
  7637. #define USB_OTG_DOEPINT_OTEPSPR_Msk (0x1UL << USB_OTG_DOEPINT_OTEPSPR_Pos) /*!< 0x00000020 */
  7638. #define USB_OTG_DOEPINT_OTEPSPR USB_OTG_DOEPINT_OTEPSPR_Msk /*!< Status Phase Received For Control Write */
  7639. #define USB_OTG_DOEPINT_B2BSTUP_Pos (6U)
  7640. #define USB_OTG_DOEPINT_B2BSTUP_Msk (0x1UL << USB_OTG_DOEPINT_B2BSTUP_Pos) /*!< 0x00000040 */
  7641. #define USB_OTG_DOEPINT_B2BSTUP USB_OTG_DOEPINT_B2BSTUP_Msk /*!< Back-to-back SETUP packets received */
  7642. #define USB_OTG_DOEPINT_OUTPKTERR_Pos (8U)
  7643. #define USB_OTG_DOEPINT_OUTPKTERR_Msk (0x1UL << USB_OTG_DOEPINT_OUTPKTERR_Pos) /*!< 0x00000100 */
  7644. #define USB_OTG_DOEPINT_OUTPKTERR USB_OTG_DOEPINT_OUTPKTERR_Msk /*!< OUT packet error */
  7645. #define USB_OTG_DOEPINT_NAK_Pos (13U)
  7646. #define USB_OTG_DOEPINT_NAK_Msk (0x1UL << USB_OTG_DOEPINT_NAK_Pos) /*!< 0x00002000 */
  7647. #define USB_OTG_DOEPINT_NAK USB_OTG_DOEPINT_NAK_Msk /*!< NAK Packet is transmitted by the device */
  7648. #define USB_OTG_DOEPINT_NYET_Pos (14U)
  7649. #define USB_OTG_DOEPINT_NYET_Msk (0x1UL << USB_OTG_DOEPINT_NYET_Pos) /*!< 0x00004000 */
  7650. #define USB_OTG_DOEPINT_NYET USB_OTG_DOEPINT_NYET_Msk /*!< NYET interrupt */
  7651. #define USB_OTG_DOEPINT_STPKTRX_Pos (15U)
  7652. #define USB_OTG_DOEPINT_STPKTRX_Msk (0x1UL << USB_OTG_DOEPINT_STPKTRX_Pos) /*!< 0x00008000 */
  7653. #define USB_OTG_DOEPINT_STPKTRX USB_OTG_DOEPINT_STPKTRX_Msk /*!< Setup Packet Received */
  7654. /******************** Bit definition for USB_OTG_DOEPTSIZ register ********************/
  7655. #define USB_OTG_DOEPTSIZ_XFRSIZ_Pos (0U)
  7656. #define USB_OTG_DOEPTSIZ_XFRSIZ_Msk (0x7FFFFUL << USB_OTG_DOEPTSIZ_XFRSIZ_Pos) /*!< 0x0007FFFF */
  7657. #define USB_OTG_DOEPTSIZ_XFRSIZ USB_OTG_DOEPTSIZ_XFRSIZ_Msk /*!< Transfer size */
  7658. #define USB_OTG_DOEPTSIZ_PKTCNT_Pos (19U)
  7659. #define USB_OTG_DOEPTSIZ_PKTCNT_Msk (0x3FFUL << USB_OTG_DOEPTSIZ_PKTCNT_Pos) /*!< 0x1FF80000 */
  7660. #define USB_OTG_DOEPTSIZ_PKTCNT USB_OTG_DOEPTSIZ_PKTCNT_Msk /*!< Packet count */
  7661. #define USB_OTG_DOEPTSIZ_STUPCNT_Pos (29U)
  7662. #define USB_OTG_DOEPTSIZ_STUPCNT_Msk (0x3UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x60000000 */
  7663. #define USB_OTG_DOEPTSIZ_STUPCNT USB_OTG_DOEPTSIZ_STUPCNT_Msk /*!< SETUP packet count */
  7664. #define USB_OTG_DOEPTSIZ_STUPCNT_0 (0x1UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x20000000 */
  7665. #define USB_OTG_DOEPTSIZ_STUPCNT_1 (0x2UL << USB_OTG_DOEPTSIZ_STUPCNT_Pos) /*!< 0x40000000 */
  7666. /******************** Bit definition for PCGCCTL register ********************/
  7667. #define USB_OTG_PCGCCTL_STOPCLK_Pos (0U)
  7668. #define USB_OTG_PCGCCTL_STOPCLK_Msk (0x1UL << USB_OTG_PCGCCTL_STOPCLK_Pos) /*!< 0x00000001 */
  7669. #define USB_OTG_PCGCCTL_STOPCLK USB_OTG_PCGCCTL_STOPCLK_Msk /*!< SETUP packet count */
  7670. #define USB_OTG_PCGCCTL_GATECLK_Pos (1U)
  7671. #define USB_OTG_PCGCCTL_GATECLK_Msk (0x1UL << USB_OTG_PCGCCTL_GATECLK_Pos) /*!< 0x00000002 */
  7672. #define USB_OTG_PCGCCTL_GATECLK USB_OTG_PCGCCTL_GATECLK_Msk /*!<Bit 0 */
  7673. #define USB_OTG_PCGCCTL_PHYSUSP_Pos (4U)
  7674. #define USB_OTG_PCGCCTL_PHYSUSP_Msk (0x1UL << USB_OTG_PCGCCTL_PHYSUSP_Pos) /*!< 0x00000010 */
  7675. #define USB_OTG_PCGCCTL_PHYSUSP USB_OTG_PCGCCTL_PHYSUSP_Msk /*!<Bit 1 */
  7676. /* Legacy define */
  7677. /******************** Bit definition for OTG register ********************/
  7678. #define USB_OTG_CHNUM_Pos (0U)
  7679. #define USB_OTG_CHNUM_Msk (0xFUL << USB_OTG_CHNUM_Pos) /*!< 0x0000000F */
  7680. #define USB_OTG_CHNUM USB_OTG_CHNUM_Msk /*!< Channel number */
  7681. #define USB_OTG_CHNUM_0 (0x1UL << USB_OTG_CHNUM_Pos) /*!< 0x00000001 */
  7682. #define USB_OTG_CHNUM_1 (0x2UL << USB_OTG_CHNUM_Pos) /*!< 0x00000002 */
  7683. #define USB_OTG_CHNUM_2 (0x4UL << USB_OTG_CHNUM_Pos) /*!< 0x00000004 */
  7684. #define USB_OTG_CHNUM_3 (0x8UL << USB_OTG_CHNUM_Pos) /*!< 0x00000008 */
  7685. #define USB_OTG_BCNT_Pos (4U)
  7686. #define USB_OTG_BCNT_Msk (0x7FFUL << USB_OTG_BCNT_Pos) /*!< 0x00007FF0 */
  7687. #define USB_OTG_BCNT USB_OTG_BCNT_Msk /*!< Byte count */
  7688. #define USB_OTG_DPID_Pos (15U)
  7689. #define USB_OTG_DPID_Msk (0x3UL << USB_OTG_DPID_Pos) /*!< 0x00018000 */
  7690. #define USB_OTG_DPID USB_OTG_DPID_Msk /*!< Data PID */
  7691. #define USB_OTG_DPID_0 (0x1UL << USB_OTG_DPID_Pos) /*!< 0x00008000 */
  7692. #define USB_OTG_DPID_1 (0x2UL << USB_OTG_DPID_Pos) /*!< 0x00010000 */
  7693. #define USB_OTG_PKTSTS_Pos (17U)
  7694. #define USB_OTG_PKTSTS_Msk (0xFUL << USB_OTG_PKTSTS_Pos) /*!< 0x001E0000 */
  7695. #define USB_OTG_PKTSTS USB_OTG_PKTSTS_Msk /*!< Packet status */
  7696. #define USB_OTG_PKTSTS_0 (0x1UL << USB_OTG_PKTSTS_Pos) /*!< 0x00020000 */
  7697. #define USB_OTG_PKTSTS_1 (0x2UL << USB_OTG_PKTSTS_Pos) /*!< 0x00040000 */
  7698. #define USB_OTG_PKTSTS_2 (0x4UL << USB_OTG_PKTSTS_Pos) /*!< 0x00080000 */
  7699. #define USB_OTG_PKTSTS_3 (0x8UL << USB_OTG_PKTSTS_Pos) /*!< 0x00100000 */
  7700. #define USB_OTG_EPNUM_Pos (0U)
  7701. #define USB_OTG_EPNUM_Msk (0xFUL << USB_OTG_EPNUM_Pos) /*!< 0x0000000F */
  7702. #define USB_OTG_EPNUM USB_OTG_EPNUM_Msk /*!< Endpoint number */
  7703. #define USB_OTG_EPNUM_0 (0x1UL << USB_OTG_EPNUM_Pos) /*!< 0x00000001 */
  7704. #define USB_OTG_EPNUM_1 (0x2UL << USB_OTG_EPNUM_Pos) /*!< 0x00000002 */
  7705. #define USB_OTG_EPNUM_2 (0x4UL << USB_OTG_EPNUM_Pos) /*!< 0x00000004 */
  7706. #define USB_OTG_EPNUM_3 (0x8UL << USB_OTG_EPNUM_Pos) /*!< 0x00000008 */
  7707. #define USB_OTG_FRMNUM_Pos (21U)
  7708. #define USB_OTG_FRMNUM_Msk (0xFUL << USB_OTG_FRMNUM_Pos) /*!< 0x01E00000 */
  7709. #define USB_OTG_FRMNUM USB_OTG_FRMNUM_Msk /*!< Frame number */
  7710. #define USB_OTG_FRMNUM_0 (0x1UL << USB_OTG_FRMNUM_Pos) /*!< 0x00200000 */
  7711. #define USB_OTG_FRMNUM_1 (0x2UL << USB_OTG_FRMNUM_Pos) /*!< 0x00400000 */
  7712. #define USB_OTG_FRMNUM_2 (0x4UL << USB_OTG_FRMNUM_Pos) /*!< 0x00800000 */
  7713. #define USB_OTG_FRMNUM_3 (0x8UL << USB_OTG_FRMNUM_Pos) /*!< 0x01000000 */
  7714. /**
  7715. * @}
  7716. */
  7717. /**
  7718. * @}
  7719. */
  7720. /** @addtogroup Exported_macros
  7721. * @{
  7722. */
  7723. /******************************* ADC Instances ********************************/
  7724. #define IS_ADC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == ADC1)
  7725. #define IS_ADC_COMMON_INSTANCE(INSTANCE) ((INSTANCE) == ADC1_COMMON)
  7726. /******************************* CRC Instances ********************************/
  7727. #define IS_CRC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == CRC)
  7728. /******************************** DMA Instances *******************************/
  7729. #define IS_DMA_STREAM_ALL_INSTANCE(INSTANCE) (((INSTANCE) == DMA1_Stream0) || \
  7730. ((INSTANCE) == DMA1_Stream1) || \
  7731. ((INSTANCE) == DMA1_Stream2) || \
  7732. ((INSTANCE) == DMA1_Stream3) || \
  7733. ((INSTANCE) == DMA1_Stream4) || \
  7734. ((INSTANCE) == DMA1_Stream5) || \
  7735. ((INSTANCE) == DMA1_Stream6) || \
  7736. ((INSTANCE) == DMA1_Stream7) || \
  7737. ((INSTANCE) == DMA2_Stream0) || \
  7738. ((INSTANCE) == DMA2_Stream1) || \
  7739. ((INSTANCE) == DMA2_Stream2) || \
  7740. ((INSTANCE) == DMA2_Stream3) || \
  7741. ((INSTANCE) == DMA2_Stream4) || \
  7742. ((INSTANCE) == DMA2_Stream5) || \
  7743. ((INSTANCE) == DMA2_Stream6) || \
  7744. ((INSTANCE) == DMA2_Stream7))
  7745. /******************************* GPIO Instances *******************************/
  7746. #define IS_GPIO_ALL_INSTANCE(INSTANCE) (((INSTANCE) == GPIOA) || \
  7747. ((INSTANCE) == GPIOB) || \
  7748. ((INSTANCE) == GPIOC) || \
  7749. ((INSTANCE) == GPIOD) || \
  7750. ((INSTANCE) == GPIOE) || \
  7751. ((INSTANCE) == GPIOH))
  7752. /******************************** I2C Instances *******************************/
  7753. #define IS_I2C_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2C1) || \
  7754. ((INSTANCE) == I2C2) || \
  7755. ((INSTANCE) == I2C3))
  7756. /******************************* SMBUS Instances ******************************/
  7757. #define IS_SMBUS_ALL_INSTANCE IS_I2C_ALL_INSTANCE
  7758. /******************************** I2S Instances *******************************/
  7759. #define IS_I2S_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI2) || \
  7760. ((INSTANCE) == SPI3))
  7761. /*************************** I2S Extended Instances ***************************/
  7762. #define IS_I2S_EXT_ALL_INSTANCE(INSTANCE) (((INSTANCE) == I2S2ext)|| \
  7763. ((INSTANCE) == I2S3ext))
  7764. /* Legacy Defines */
  7765. #define IS_I2S_ALL_INSTANCE_EXT IS_I2S_EXT_ALL_INSTANCE
  7766. /****************************** RTC Instances *********************************/
  7767. #define IS_RTC_ALL_INSTANCE(INSTANCE) ((INSTANCE) == RTC)
  7768. /******************************** SPI Instances *******************************/
  7769. #define IS_SPI_ALL_INSTANCE(INSTANCE) (((INSTANCE) == SPI1) || \
  7770. ((INSTANCE) == SPI2) || \
  7771. ((INSTANCE) == SPI3) || \
  7772. ((INSTANCE) == SPI4))
  7773. /****************** TIM Instances : All supported instances *******************/
  7774. #define IS_TIM_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7775. ((INSTANCE) == TIM2) || \
  7776. ((INSTANCE) == TIM3) || \
  7777. ((INSTANCE) == TIM4) || \
  7778. ((INSTANCE) == TIM5) || \
  7779. ((INSTANCE) == TIM9) || \
  7780. ((INSTANCE) == TIM10) || \
  7781. ((INSTANCE) == TIM11))
  7782. /************* TIM Instances : at least 1 capture/compare channel *************/
  7783. #define IS_TIM_CC1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7784. ((INSTANCE) == TIM2) || \
  7785. ((INSTANCE) == TIM3) || \
  7786. ((INSTANCE) == TIM4) || \
  7787. ((INSTANCE) == TIM5) || \
  7788. ((INSTANCE) == TIM9) || \
  7789. ((INSTANCE) == TIM10) || \
  7790. ((INSTANCE) == TIM11))
  7791. /************ TIM Instances : at least 2 capture/compare channels *************/
  7792. #define IS_TIM_CC2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7793. ((INSTANCE) == TIM2) || \
  7794. ((INSTANCE) == TIM3) || \
  7795. ((INSTANCE) == TIM4) || \
  7796. ((INSTANCE) == TIM5) || \
  7797. ((INSTANCE) == TIM9))
  7798. /************ TIM Instances : at least 3 capture/compare channels *************/
  7799. #define IS_TIM_CC3_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7800. ((INSTANCE) == TIM2) || \
  7801. ((INSTANCE) == TIM3) || \
  7802. ((INSTANCE) == TIM4) || \
  7803. ((INSTANCE) == TIM5))
  7804. /************ TIM Instances : at least 4 capture/compare channels *************/
  7805. #define IS_TIM_CC4_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7806. ((INSTANCE) == TIM2) || \
  7807. ((INSTANCE) == TIM3) || \
  7808. ((INSTANCE) == TIM4) || \
  7809. ((INSTANCE) == TIM5))
  7810. /******************** TIM Instances : Advanced-control timers *****************/
  7811. #define IS_TIM_ADVANCED_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  7812. /******************* TIM Instances : Timer input XOR function *****************/
  7813. #define IS_TIM_XOR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7814. ((INSTANCE) == TIM2) || \
  7815. ((INSTANCE) == TIM3) || \
  7816. ((INSTANCE) == TIM4) || \
  7817. ((INSTANCE) == TIM5))
  7818. /****************** TIM Instances : DMA requests generation (UDE) *************/
  7819. #define IS_TIM_DMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7820. ((INSTANCE) == TIM2) || \
  7821. ((INSTANCE) == TIM3) || \
  7822. ((INSTANCE) == TIM4) || \
  7823. ((INSTANCE) == TIM5))
  7824. /************ TIM Instances : DMA requests generation (CCxDE) *****************/
  7825. #define IS_TIM_DMA_CC_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7826. ((INSTANCE) == TIM2) || \
  7827. ((INSTANCE) == TIM3) || \
  7828. ((INSTANCE) == TIM4) || \
  7829. ((INSTANCE) == TIM5))
  7830. /************ TIM Instances : DMA requests generation (COMDE) *****************/
  7831. #define IS_TIM_CCDMA_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7832. ((INSTANCE) == TIM2) || \
  7833. ((INSTANCE) == TIM3) || \
  7834. ((INSTANCE) == TIM4) || \
  7835. ((INSTANCE) == TIM5))
  7836. /******************** TIM Instances : DMA burst feature ***********************/
  7837. #define IS_TIM_DMABURST_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7838. ((INSTANCE) == TIM2) || \
  7839. ((INSTANCE) == TIM3) || \
  7840. ((INSTANCE) == TIM4) || \
  7841. ((INSTANCE) == TIM5))
  7842. /****** TIM Instances : master mode available (TIMx_CR2.MMS available )********/
  7843. #define IS_TIM_MASTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7844. ((INSTANCE) == TIM2) || \
  7845. ((INSTANCE) == TIM3) || \
  7846. ((INSTANCE) == TIM4) || \
  7847. ((INSTANCE) == TIM5))
  7848. /*********** TIM Instances : Slave mode available (TIMx_SMCR available )*******/
  7849. #define IS_TIM_SLAVE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7850. ((INSTANCE) == TIM2) || \
  7851. ((INSTANCE) == TIM3) || \
  7852. ((INSTANCE) == TIM4) || \
  7853. ((INSTANCE) == TIM5) || \
  7854. ((INSTANCE) == TIM9))
  7855. /********************** TIM Instances : 32 bit Counter ************************/
  7856. #define IS_TIM_32B_COUNTER_INSTANCE(INSTANCE)(((INSTANCE) == TIM2) || \
  7857. ((INSTANCE) == TIM5))
  7858. /***************** TIM Instances : external trigger input availabe ************/
  7859. #define IS_TIM_ETR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7860. ((INSTANCE) == TIM2) || \
  7861. ((INSTANCE) == TIM3) || \
  7862. ((INSTANCE) == TIM4) || \
  7863. ((INSTANCE) == TIM5))
  7864. /****************** TIM Instances : remapping capability **********************/
  7865. #define IS_TIM_REMAP_INSTANCE(INSTANCE) (((INSTANCE) == TIM2) || \
  7866. ((INSTANCE) == TIM5) || \
  7867. ((INSTANCE) == TIM11))
  7868. /******************* TIM Instances : output(s) available **********************/
  7869. #define IS_TIM_CCX_INSTANCE(INSTANCE, CHANNEL) \
  7870. ((((INSTANCE) == TIM1) && \
  7871. (((CHANNEL) == TIM_CHANNEL_1) || \
  7872. ((CHANNEL) == TIM_CHANNEL_2) || \
  7873. ((CHANNEL) == TIM_CHANNEL_3) || \
  7874. ((CHANNEL) == TIM_CHANNEL_4))) \
  7875. || \
  7876. (((INSTANCE) == TIM2) && \
  7877. (((CHANNEL) == TIM_CHANNEL_1) || \
  7878. ((CHANNEL) == TIM_CHANNEL_2) || \
  7879. ((CHANNEL) == TIM_CHANNEL_3) || \
  7880. ((CHANNEL) == TIM_CHANNEL_4))) \
  7881. || \
  7882. (((INSTANCE) == TIM3) && \
  7883. (((CHANNEL) == TIM_CHANNEL_1) || \
  7884. ((CHANNEL) == TIM_CHANNEL_2) || \
  7885. ((CHANNEL) == TIM_CHANNEL_3) || \
  7886. ((CHANNEL) == TIM_CHANNEL_4))) \
  7887. || \
  7888. (((INSTANCE) == TIM4) && \
  7889. (((CHANNEL) == TIM_CHANNEL_1) || \
  7890. ((CHANNEL) == TIM_CHANNEL_2) || \
  7891. ((CHANNEL) == TIM_CHANNEL_3) || \
  7892. ((CHANNEL) == TIM_CHANNEL_4))) \
  7893. || \
  7894. (((INSTANCE) == TIM5) && \
  7895. (((CHANNEL) == TIM_CHANNEL_1) || \
  7896. ((CHANNEL) == TIM_CHANNEL_2) || \
  7897. ((CHANNEL) == TIM_CHANNEL_3) || \
  7898. ((CHANNEL) == TIM_CHANNEL_4))) \
  7899. || \
  7900. (((INSTANCE) == TIM9) && \
  7901. (((CHANNEL) == TIM_CHANNEL_1) || \
  7902. ((CHANNEL) == TIM_CHANNEL_2))) \
  7903. || \
  7904. (((INSTANCE) == TIM10) && \
  7905. (((CHANNEL) == TIM_CHANNEL_1))) \
  7906. || \
  7907. (((INSTANCE) == TIM11) && \
  7908. (((CHANNEL) == TIM_CHANNEL_1))))
  7909. /************ TIM Instances : complementary output(s) available ***************/
  7910. #define IS_TIM_CCXN_INSTANCE(INSTANCE, CHANNEL) \
  7911. ((((INSTANCE) == TIM1) && \
  7912. (((CHANNEL) == TIM_CHANNEL_1) || \
  7913. ((CHANNEL) == TIM_CHANNEL_2) || \
  7914. ((CHANNEL) == TIM_CHANNEL_3))))
  7915. /****************** TIM Instances : supporting counting mode selection ********/
  7916. #define IS_TIM_COUNTER_MODE_SELECT_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7917. ((INSTANCE) == TIM2) || \
  7918. ((INSTANCE) == TIM3) || \
  7919. ((INSTANCE) == TIM4) || \
  7920. ((INSTANCE) == TIM5))
  7921. /****************** TIM Instances : supporting clock division *****************/
  7922. #define IS_TIM_CLOCK_DIVISION_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7923. ((INSTANCE) == TIM2) || \
  7924. ((INSTANCE) == TIM3) || \
  7925. ((INSTANCE) == TIM4) || \
  7926. ((INSTANCE) == TIM5) || \
  7927. ((INSTANCE) == TIM9) || \
  7928. ((INSTANCE) == TIM10) || \
  7929. ((INSTANCE) == TIM11))
  7930. /****************** TIM Instances : supporting commutation event generation ***/
  7931. #define IS_TIM_COMMUTATION_EVENT_INSTANCE(INSTANCE) ((INSTANCE) == TIM1)
  7932. /****************** TIM Instances : supporting OCxREF clear *******************/
  7933. #define IS_TIM_OCXREF_CLEAR_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7934. ((INSTANCE) == TIM2) || \
  7935. ((INSTANCE) == TIM3) || \
  7936. ((INSTANCE) == TIM4) || \
  7937. ((INSTANCE) == TIM5))
  7938. /****** TIM Instances : supporting external clock mode 1 for ETRF input *******/
  7939. #define IS_TIM_CLOCKSOURCE_ETRMODE1_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7940. ((INSTANCE) == TIM2) || \
  7941. ((INSTANCE) == TIM3) || \
  7942. ((INSTANCE) == TIM4) || \
  7943. ((INSTANCE) == TIM5) || \
  7944. ((INSTANCE) == TIM9))
  7945. /****** TIM Instances : supporting external clock mode 2 for ETRF input *******/
  7946. #define IS_TIM_CLOCKSOURCE_ETRMODE2_INSTANCE(INSTANCE) (((INSTANCE) == TIM1)|| \
  7947. ((INSTANCE) == TIM2) || \
  7948. ((INSTANCE) == TIM3) || \
  7949. ((INSTANCE) == TIM4) || \
  7950. ((INSTANCE) == TIM5))
  7951. /****** TIM Instances : supporting external clock mode 1 for TIX inputs ******/
  7952. #define IS_TIM_CLOCKSOURCE_TIX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7953. ((INSTANCE) == TIM2) || \
  7954. ((INSTANCE) == TIM3) || \
  7955. ((INSTANCE) == TIM4) || \
  7956. ((INSTANCE) == TIM5) || \
  7957. ((INSTANCE) == TIM9))
  7958. /********** TIM Instances : supporting internal trigger inputs(ITRX) *********/
  7959. #define IS_TIM_CLOCKSOURCE_ITRX_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7960. ((INSTANCE) == TIM2) || \
  7961. ((INSTANCE) == TIM3) || \
  7962. ((INSTANCE) == TIM4) || \
  7963. ((INSTANCE) == TIM5) || \
  7964. ((INSTANCE) == TIM9))
  7965. /****************** TIM Instances : supporting repetition counter *************/
  7966. #define IS_TIM_REPETITION_COUNTER_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  7967. /****************** TIM Instances : supporting encoder interface **************/
  7968. #define IS_TIM_ENCODER_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7969. ((INSTANCE) == TIM2) || \
  7970. ((INSTANCE) == TIM3) || \
  7971. ((INSTANCE) == TIM4) || \
  7972. ((INSTANCE) == TIM5) || \
  7973. ((INSTANCE) == TIM9))
  7974. /****************** TIM Instances : supporting Hall sensor interface **********/
  7975. #define IS_TIM_HALL_SENSOR_INTERFACE_INSTANCE(INSTANCE) (((INSTANCE) == TIM1) || \
  7976. ((INSTANCE) == TIM2) || \
  7977. ((INSTANCE) == TIM3) || \
  7978. ((INSTANCE) == TIM4) || \
  7979. ((INSTANCE) == TIM5))
  7980. /****************** TIM Instances : supporting the break function *************/
  7981. #define IS_TIM_BREAK_INSTANCE(INSTANCE) (((INSTANCE) == TIM1))
  7982. /******************** USART Instances : Synchronous mode **********************/
  7983. #define IS_USART_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7984. ((INSTANCE) == USART2) || \
  7985. ((INSTANCE) == USART6))
  7986. /******************** UART Instances : Half-Duplex mode **********************/
  7987. #define IS_UART_HALFDUPLEX_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7988. ((INSTANCE) == USART2) || \
  7989. ((INSTANCE) == USART6))
  7990. /* Legacy defines */
  7991. #define IS_UART_INSTANCE IS_UART_HALFDUPLEX_INSTANCE
  7992. /****************** UART Instances : Hardware Flow control ********************/
  7993. #define IS_UART_HWFLOW_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  7994. ((INSTANCE) == USART2) || \
  7995. ((INSTANCE) == USART6))
  7996. /******************** UART Instances : LIN mode **********************/
  7997. #define IS_UART_LIN_INSTANCE IS_UART_HALFDUPLEX_INSTANCE
  7998. /********************* UART Instances : Smart card mode ***********************/
  7999. #define IS_SMARTCARD_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8000. ((INSTANCE) == USART2) || \
  8001. ((INSTANCE) == USART6))
  8002. /*********************** UART Instances : IRDA mode ***************************/
  8003. #define IS_IRDA_INSTANCE(INSTANCE) (((INSTANCE) == USART1) || \
  8004. ((INSTANCE) == USART2) || \
  8005. ((INSTANCE) == USART6))
  8006. /*********************** PCD Instances ****************************************/
  8007. #define IS_PCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS))
  8008. /*********************** HCD Instances ****************************************/
  8009. #define IS_HCD_ALL_INSTANCE(INSTANCE) (((INSTANCE) == USB_OTG_FS))
  8010. /****************************** SDIO Instances ********************************/
  8011. #define IS_SDIO_ALL_INSTANCE(INSTANCE) ((INSTANCE) == SDIO)
  8012. /****************************** IWDG Instances ********************************/
  8013. #define IS_IWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == IWDG)
  8014. /****************************** WWDG Instances ********************************/
  8015. #define IS_WWDG_ALL_INSTANCE(INSTANCE) ((INSTANCE) == WWDG)
  8016. /****************************** USB Exported Constants ************************/
  8017. #define USB_OTG_FS_HOST_MAX_CHANNEL_NBR 8U
  8018. #define USB_OTG_FS_MAX_IN_ENDPOINTS 4U /* Including EP0 */
  8019. #define USB_OTG_FS_MAX_OUT_ENDPOINTS 4U /* Including EP0 */
  8020. #define USB_OTG_FS_TOTAL_FIFO_SIZE 1280U /* in Bytes */
  8021. /*
  8022. * @brief Specific devices reset values definitions
  8023. */
  8024. #define RCC_PLLCFGR_RST_VALUE 0x24003010U
  8025. #define RCC_PLLI2SCFGR_RST_VALUE 0x20003000U
  8026. #define RCC_MAX_FREQUENCY 84000000U /*!< Max frequency of family in Hz*/
  8027. #define RCC_MAX_FREQUENCY_SCALE3 60000000U /*!< Maximum frequency for system clock at power scale3, in Hz */
  8028. #define RCC_MAX_FREQUENCY_SCALE2 RCC_MAX_FREQUENCY /*!< Maximum frequency for system clock at power scale2, in Hz */
  8029. #define RCC_PLLVCO_OUTPUT_MIN 192000000U /*!< Frequency min for PLLVCO output, in Hz */
  8030. #define RCC_PLLVCO_INPUT_MIN 950000U /*!< Frequency min for PLLVCO input, in Hz */
  8031. #define RCC_PLLVCO_INPUT_MAX 2100000U /*!< Frequency max for PLLVCO input, in Hz */
  8032. #define RCC_PLLVCO_OUTPUT_MAX 432000000U /*!< Frequency max for PLLVCO output, in Hz */
  8033. #define RCC_PLLN_MIN_VALUE 192U
  8034. #define RCC_PLLN_MAX_VALUE 432U
  8035. #define FLASH_SCALE2_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 2 */
  8036. #define FLASH_SCALE2_LATENCY2_FREQ 60000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 2 */
  8037. #define FLASH_SCALE3_LATENCY1_FREQ 30000000U /*!< HCLK frequency to set FLASH latency 1 in power scale 3 */
  8038. #define FLASH_SCALE3_LATENCY2_FREQ 60000000U /*!< HCLK frequency to set FLASH latency 2 in power scale 3 */
  8039. /**
  8040. * @}
  8041. */
  8042. /**
  8043. * @}
  8044. */
  8045. /**
  8046. * @}
  8047. */
  8048. #ifdef __cplusplus
  8049. }
  8050. #endif /* __cplusplus */
  8051. #endif /* __STM32F401xE_H */
  8052. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/