FPGA Software bearbeitet
This commit is contained in:
parent
0d1b73e3e0
commit
45ef215901
@ -30,7 +30,40 @@ architecture rtl of add is
|
|||||||
signal next_task_state : work.task.State;
|
signal next_task_state : work.task.State;
|
||||||
signal index : integer range 0 to work.task.STREAM_LEN;
|
signal index : integer range 0 to work.task.STREAM_LEN;
|
||||||
|
|
||||||
|
--Initialisierung der weiteren Ablaufstruktur
|
||||||
|
type AddState is (
|
||||||
|
AddIdle,
|
||||||
|
AddWait1,
|
||||||
|
AddStart,
|
||||||
|
AddAddition,
|
||||||
|
AddStore
|
||||||
|
);
|
||||||
|
|
||||||
|
--Signale fuer die Zustandsmaschine
|
||||||
|
signal current_add_state : AddState;
|
||||||
|
signal next_add_state : AddState;
|
||||||
|
signal A : std_logic_vector(31 downto 0);
|
||||||
|
signal B : std_logic_vector(31 downto 0);
|
||||||
|
signal start : std_logic;
|
||||||
|
signal done : std_logic;
|
||||||
|
signal sum : std_logic_vector ( 31 downto 0 );
|
||||||
|
|
||||||
|
|
||||||
begin
|
begin
|
||||||
|
|
||||||
|
|
||||||
|
c_float_add : entity work.float_add
|
||||||
|
PORT MAP (
|
||||||
|
A => A,
|
||||||
|
B => B,
|
||||||
|
clk => clk,
|
||||||
|
reset => reset,
|
||||||
|
start => start,
|
||||||
|
done => done,
|
||||||
|
sum => sum
|
||||||
|
);
|
||||||
|
|
||||||
|
|
||||||
task_state_transitions : process ( current_task_state, task_start, index ) is
|
task_state_transitions : process ( current_task_state, task_start, index ) is
|
||||||
begin
|
begin
|
||||||
next_task_state <= current_task_state;
|
next_task_state <= current_task_state;
|
||||||
@ -40,7 +73,7 @@ begin
|
|||||||
next_task_state <= work.task.TASK_RUNNING;
|
next_task_state <= work.task.TASK_RUNNING;
|
||||||
end if;
|
end if;
|
||||||
when work.task.TASK_RUNNING =>
|
when work.task.TASK_RUNNING =>
|
||||||
if ( index = work.task.STREAM_LEN - 1 ) then
|
if ( index = work.task.STREAM_LEN) then
|
||||||
next_task_state <= work.task.TASK_DONE;
|
next_task_state <= work.task.TASK_DONE;
|
||||||
end if;
|
end if;
|
||||||
when work.task.TASK_DONE =>
|
when work.task.TASK_DONE =>
|
||||||
@ -50,11 +83,43 @@ begin
|
|||||||
end case;
|
end case;
|
||||||
end process task_state_transitions;
|
end process task_state_transitions;
|
||||||
|
|
||||||
sync : process ( clk, reset ) is
|
----------------------------------------------------------------------
|
||||||
|
add_state_transitions : process ( all ) is
|
||||||
begin
|
begin
|
||||||
|
next_add_state <= current_add_state;
|
||||||
|
case current_add_state is
|
||||||
|
when AddIdle =>
|
||||||
|
if ( current_task_state = work.task.TASK_RUNNING ) then -- Weiterschaltbedingung
|
||||||
|
next_add_state <= AddStart;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
when AddStart =>
|
||||||
|
next_add_state <= AddAddition;
|
||||||
|
|
||||||
|
when AddAddition =>
|
||||||
|
next_add_state <= AddWait1; -- Weiterschaltbedingung
|
||||||
|
|
||||||
|
when AddWait1 =>
|
||||||
|
if ( done = '1' ) then -- Weiterschaltbedingung
|
||||||
|
next_add_state <= AddStore;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
when AddStore =>
|
||||||
|
next_add_state <= AddIdle; -- Weiterschaltbedingung
|
||||||
|
|
||||||
|
end case;
|
||||||
|
end process add_state_transitions;
|
||||||
|
----------------------------------------------------------------------
|
||||||
|
sync : process ( clk, reset ) is
|
||||||
|
begin --INDEX WIRD NOCH JEDEN TAKT HOCHGEZÄHLT UND NICHT NUR WENN DAS ERGEBNIS GESPEICHERT WIRD
|
||||||
if ( reset = '1' ) then
|
if ( reset = '1' ) then
|
||||||
current_task_state <= work.task.TASK_IDLE;
|
current_task_state <= work.task.TASK_IDLE;
|
||||||
|
current_add_state <= AddIdle;
|
||||||
index <= 0;
|
index <= 0;
|
||||||
|
start <= '0';
|
||||||
|
A <= ( others => '0' );
|
||||||
|
B <= ( others => '0' );
|
||||||
|
|
||||||
elsif ( rising_edge( clk ) ) then
|
elsif ( rising_edge( clk ) ) then
|
||||||
current_task_state <= next_task_state;
|
current_task_state <= next_task_state;
|
||||||
case next_task_state is
|
case next_task_state is
|
||||||
@ -62,13 +127,45 @@ begin
|
|||||||
index <= 0;
|
index <= 0;
|
||||||
signal_write <= '0';
|
signal_write <= '0';
|
||||||
when work.task.TASK_RUNNING =>
|
when work.task.TASK_RUNNING =>
|
||||||
index <= index + 1;
|
--index <= index + 1;
|
||||||
signal_write <= '1';
|
signal_write <= '1';
|
||||||
signal_writedata <= ( others => '0' );
|
signal_writedata <= ( others => '0' );
|
||||||
when work.task.TASK_DONE =>
|
when work.task.TASK_DONE =>
|
||||||
index <= 0;
|
index <= 0;
|
||||||
signal_write <= '0';
|
signal_write <= '0';
|
||||||
end case;
|
end case;
|
||||||
|
|
||||||
|
-------------------------------------------
|
||||||
|
current_add_state <= next_add_state;
|
||||||
|
signal_write <= '0';
|
||||||
|
signal_a_read <= '0';
|
||||||
|
signal_b_read <= '0';
|
||||||
|
case next_add_state is
|
||||||
|
when AddIdle =>
|
||||||
|
signal_write <= '0';
|
||||||
|
start <= '0';
|
||||||
|
when AddStart =>
|
||||||
|
--start <= '1';
|
||||||
|
|
||||||
|
when AddAddition =>
|
||||||
|
start <= '1';
|
||||||
|
signal_a_read <= '1';
|
||||||
|
signal_b_read <= '1';
|
||||||
|
A <= signal_a_readdata;
|
||||||
|
B <= signal_b_readdata;
|
||||||
|
|
||||||
|
when AddWait1 =>
|
||||||
|
signal_a_read <= '0';
|
||||||
|
signal_b_read <= '0';
|
||||||
|
|
||||||
|
when AddStore =>
|
||||||
|
signal_write <= '1';
|
||||||
|
signal_writedata <= sum;
|
||||||
|
index <= index + 1;
|
||||||
|
|
||||||
|
|
||||||
|
end case;
|
||||||
|
-------------------------------------------
|
||||||
end if;
|
end if;
|
||||||
end process sync;
|
end process sync;
|
||||||
|
|
||||||
|
@ -50,7 +50,86 @@ architecture rtl of fft is
|
|||||||
signal next_task_state : work.task.State;
|
signal next_task_state : work.task.State;
|
||||||
signal index : integer range 0 to work.task.STREAM_LEN;
|
signal index : integer range 0 to work.task.STREAM_LEN;
|
||||||
|
|
||||||
|
component fftmain is
|
||||||
|
port(
|
||||||
|
clock: in std_logic; -- Master Clock
|
||||||
|
reset: in std_logic; -- Active High Asynchronous Reset
|
||||||
|
di_en: in std_logic; -- Input Data Enable
|
||||||
|
di_re: in std_logic_vector(input_data_width-1 downto 0); -- Input Data (Real)
|
||||||
|
di_im: in std_logic_vector(input_data_width-1 downto 0); -- Input Data (Imag)
|
||||||
|
do_en: out std_logic; -- Output Data Enable
|
||||||
|
do_re: out std_logic_vector(output_data_width-1 downto 0); -- Output Data (Real)
|
||||||
|
do_im: out std_logic_vector(output_data_width-1 downto 0) -- Output Data (Imag)
|
||||||
|
);
|
||||||
|
end component;
|
||||||
|
--Initialisierung der weiteren Ablaufstruktur
|
||||||
|
type FFTState is (
|
||||||
|
FFTIdle,
|
||||||
|
FFTRead,
|
||||||
|
FFTWait,
|
||||||
|
MAGRead,
|
||||||
|
MAGStore
|
||||||
|
);
|
||||||
|
|
||||||
|
--Signale fuer die Zustandsmaschine
|
||||||
|
signal current_fft_state : FFTState;
|
||||||
|
signal next_fft_state : FFTState;
|
||||||
|
--signal fifo_in : unsigned(31 downto 0);
|
||||||
|
constant B : signed(7 downto 0) := "00000100";
|
||||||
|
--signal C : unsigned(31 downto 0);
|
||||||
|
--signal D : unsigned(31 downto 0);
|
||||||
|
--signal E : unsigned(31 downto 0);
|
||||||
|
--signal F : unsigned(31 downto 0);
|
||||||
|
signal read_index : integer range 0 to work.task.STREAM_LEN +100;
|
||||||
|
signal fft_index : integer range 0 to work.task.STREAM_LEN;
|
||||||
|
signal result : std_logic_vector ( 31 downto 0 );
|
||||||
|
signal input_valid : std_logic;
|
||||||
|
signal input_re : std_logic_vector( 31 downto 0 ); -- in Fixpoint
|
||||||
|
signal input_im : std_logic_vector( 31 downto 0 ); -- in Fixpoint
|
||||||
|
signal output_valid : std_logic;
|
||||||
|
signal output_magnitude : std_logic_vector( 31 downto 0 );
|
||||||
|
signal cnt : integer range 0 to work.task.STREAM_LEN;
|
||||||
|
signal di_en : std_logic; -- Input Data Enable
|
||||||
|
signal di_re : std_logic_vector(31 downto 0); -- Input Data (Real)
|
||||||
|
signal di_im : std_logic_vector(31 downto 0); -- Input Data (Imag)
|
||||||
|
signal do_en : std_logic; -- Output Data Enable
|
||||||
|
signal do_re : std_logic_vector(31 downto 0); -- Output Data (Real)
|
||||||
|
signal do_im : std_logic_vector(31 downto 0); -- Output Data (Imag)
|
||||||
|
|
||||||
|
|
||||||
begin
|
begin
|
||||||
|
|
||||||
|
--Port Zuweisung
|
||||||
|
c_float_fft: entity work.fft_magnitude_calc
|
||||||
|
PORT MAP (
|
||||||
|
clk => clk,
|
||||||
|
reset => reset,
|
||||||
|
|
||||||
|
input_valid => input_valid,
|
||||||
|
input_re => input_re, -- in Fixpoint
|
||||||
|
input_im => input_im, -- in Fixpoint
|
||||||
|
|
||||||
|
output_valid => output_valid,
|
||||||
|
output_magnitude => output_magnitude
|
||||||
|
);
|
||||||
|
u_fft : fftmain
|
||||||
|
port map (
|
||||||
|
clock => clk,
|
||||||
|
reset => reset,
|
||||||
|
|
||||||
|
di_en => di_en,
|
||||||
|
di_re => di_re,
|
||||||
|
di_im => di_im,
|
||||||
|
|
||||||
|
do_en => do_en,
|
||||||
|
do_re => do_re,
|
||||||
|
do_im => do_im
|
||||||
|
);
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
task_state_transitions : process ( current_task_state, task_start, index ) is
|
task_state_transitions : process ( current_task_state, task_start, index ) is
|
||||||
begin
|
begin
|
||||||
next_task_state <= current_task_state;
|
next_task_state <= current_task_state;
|
||||||
@ -60,7 +139,7 @@ begin
|
|||||||
next_task_state <= work.task.TASK_RUNNING;
|
next_task_state <= work.task.TASK_RUNNING;
|
||||||
end if;
|
end if;
|
||||||
when work.task.TASK_RUNNING =>
|
when work.task.TASK_RUNNING =>
|
||||||
if ( index = work.task.STREAM_LEN - 1 ) then
|
if ( index = (work.task.STREAM_LEN - 1) ) then
|
||||||
next_task_state <= work.task.TASK_DONE;
|
next_task_state <= work.task.TASK_DONE;
|
||||||
end if;
|
end if;
|
||||||
when work.task.TASK_DONE =>
|
when work.task.TASK_DONE =>
|
||||||
@ -70,11 +149,70 @@ begin
|
|||||||
end case;
|
end case;
|
||||||
end process task_state_transitions;
|
end process task_state_transitions;
|
||||||
|
|
||||||
|
----------------------------------------------------------------------
|
||||||
|
--FFT Statemachine
|
||||||
|
fft_state_transitions : process ( all ) is
|
||||||
|
begin
|
||||||
|
next_fft_state <= current_fft_state;
|
||||||
|
case current_fft_state is
|
||||||
|
when FFTIdle =>
|
||||||
|
if ( current_task_state = work.task.TASK_RUNNING ) then -- Weiterschaltbedingung
|
||||||
|
next_fft_state <= FFTRead;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
when FFTRead =>
|
||||||
|
if ( fft_index = work.task.STREAM_LEN ) then
|
||||||
|
next_fft_state <= FFTWait;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
when FFTWait =>
|
||||||
|
if ( do_en = '1') then
|
||||||
|
next_fft_state <= MAGRead;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
when MAGRead =>
|
||||||
|
if ( output_valid = '1' ) then -- Weiterschaltbedingung
|
||||||
|
next_fft_state <= MAGStore;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
when MAGStore =>
|
||||||
|
if ( cnt = (work.task.STREAM_LEN - 1)) then
|
||||||
|
next_fft_state <= FFTIdle;
|
||||||
|
end if;
|
||||||
|
|
||||||
|
|
||||||
|
end case;
|
||||||
|
end process fft_state_transitions;
|
||||||
|
----------------------------------------------------------------------
|
||||||
|
|
||||||
|
|
||||||
sync : process ( clk, reset ) is
|
sync : process ( clk, reset ) is
|
||||||
|
variable fifo_in : signed(31 downto 0);
|
||||||
|
variable fifo_in2 : signed(31 downto 0);
|
||||||
|
variable mag_out : signed(31 downto 0);
|
||||||
begin
|
begin
|
||||||
if ( reset = '1' ) then
|
if ( reset = '1' ) then
|
||||||
current_task_state <= work.task.TASK_IDLE;
|
current_task_state <= work.task.TASK_IDLE;
|
||||||
index <= 0;
|
index <= 0;
|
||||||
|
read_index <= 0;
|
||||||
|
fft_index <= 0;
|
||||||
|
cnt <= 0;
|
||||||
|
signal_write <= '0';
|
||||||
|
signal_read <= '0';
|
||||||
|
input_valid <= '0';
|
||||||
|
fifo_in := (others => '0');
|
||||||
|
fifo_in2 := (others => '0');
|
||||||
|
mag_out := (others => '0');
|
||||||
|
-- C <= (others => '0');
|
||||||
|
-- D <= (others => '0');
|
||||||
|
-- E <= (others => '0');
|
||||||
|
--F <= (others => '0');
|
||||||
|
input_re <= (others => '0');
|
||||||
|
input_im <= (others => '0');
|
||||||
|
signal_writedata <= (others => '0');
|
||||||
|
di_en <= '0';
|
||||||
|
di_re <= (others => '0');
|
||||||
|
di_im <= (others => '0');
|
||||||
elsif ( rising_edge( clk ) ) then
|
elsif ( rising_edge( clk ) ) then
|
||||||
current_task_state <= next_task_state;
|
current_task_state <= next_task_state;
|
||||||
case next_task_state is
|
case next_task_state is
|
||||||
@ -82,13 +220,74 @@ begin
|
|||||||
index <= 0;
|
index <= 0;
|
||||||
signal_write <= '0';
|
signal_write <= '0';
|
||||||
when work.task.TASK_RUNNING =>
|
when work.task.TASK_RUNNING =>
|
||||||
index <= index + 1;
|
-- index <= index + 1; --Index wird hier hochgezählt, muss in FFT State gemacht werden
|
||||||
signal_write <= '1';
|
-- signal_write <= '1';
|
||||||
signal_writedata <= ( others => '0' );
|
-- signal_writedata <= ( others => '0' );
|
||||||
when work.task.TASK_DONE =>
|
when work.task.TASK_DONE =>
|
||||||
index <= 0;
|
index <= 0;
|
||||||
signal_write <= '0';
|
signal_write <= '0';
|
||||||
end case;
|
end case;
|
||||||
|
|
||||||
|
----------------------------------------------------------------------
|
||||||
|
--Output Statemachine
|
||||||
|
|
||||||
|
current_fft_state <= next_fft_state;
|
||||||
|
signal_write <= '0';
|
||||||
|
signal_read <= '0';
|
||||||
|
input_valid <= '0';
|
||||||
|
di_en <= '0';
|
||||||
|
case next_fft_state is
|
||||||
|
when FFTIdle =>
|
||||||
|
|
||||||
|
when FFTRead =>
|
||||||
|
di_en <= '1';
|
||||||
|
signal_read <= '1';
|
||||||
|
--fifo_in <= signal_readdata(31 downto 0);
|
||||||
|
if(signal_readdata(30 downto 23) /= "00000000") then
|
||||||
|
fifo_in(31) := signal_readdata(31);
|
||||||
|
fifo_in(30 downto 23) := signed(signal_readdata(30 downto 23)) - 4;
|
||||||
|
fifo_in(22 downto 0) := signed(signal_readdata(22 downto 0));
|
||||||
|
--fifo_in2 := (fifo_in(31) & (signed(fifo_in(30 downto 23)) - 4) & (signed(fifo_in(22 downto 0))));
|
||||||
|
|
||||||
|
end if;
|
||||||
|
|
||||||
|
di_re <= to_fixed(std_logic_vector(fifo_in));
|
||||||
|
di_im <= (others => '0');
|
||||||
|
fft_index <= fft_index +1;
|
||||||
|
when FFTWait =>
|
||||||
|
fft_index <= 0;
|
||||||
|
when MAGRead =>
|
||||||
|
--D <= do_im(31) & ( unsigned(do_im(30 downto 23)) - B ) & unsigned(do_im(22 downto 0));
|
||||||
|
input_valid <= '1';
|
||||||
|
input_re <= do_re;
|
||||||
|
input_im <= do_im;
|
||||||
|
read_index <= read_index + 1;
|
||||||
|
when MAGStore =>
|
||||||
|
--read
|
||||||
|
if(read_index <= work.task.STREAM_LEN) then
|
||||||
|
--A <= do_re(31) & ( unsigned(do_re(30 downto 23)) - B ) & unsigned(do_re(22 downto 0));
|
||||||
|
|
||||||
|
--D <= do_im(31) & ( unsigned(do_im(30 downto 23)) - B ) & unsigned(do_im(22 downto 0));
|
||||||
|
|
||||||
|
signal_read <= '1';
|
||||||
|
input_valid <= '1';
|
||||||
|
input_re <= do_re;
|
||||||
|
input_im <= do_im;
|
||||||
|
read_index <= read_index + 1;
|
||||||
|
|
||||||
|
end if;
|
||||||
|
--store
|
||||||
|
signal_write <= '1';
|
||||||
|
mag_out(31) := output_magnitude(31) ;
|
||||||
|
mag_out(30 downto 23) := signed(output_magnitude(30 downto 23)) + 4;
|
||||||
|
mag_out(22 downto 0) := signed(output_magnitude(22 downto 0));
|
||||||
|
signal_writedata <= to_float(std_logic_vector(mag_out));
|
||||||
|
index <= index + 1;
|
||||||
|
cnt <= cnt + 1;
|
||||||
|
end case;
|
||||||
|
|
||||||
|
|
||||||
|
----------------------------------------------------------------------
|
||||||
end if;
|
end if;
|
||||||
end process sync;
|
end process sync;
|
||||||
|
|
||||||
|
@ -2,10 +2,19 @@
|
|||||||
#include "system/data_channel.h"
|
#include "system/data_channel.h"
|
||||||
#include "system/Complex.h"
|
#include "system/Complex.h"
|
||||||
#include "system/float_word.h"
|
#include "system/float_word.h"
|
||||||
|
#include <math.h>
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
int task_fft_run( void * task ) {
|
int task_fft_run( void * task ) {
|
||||||
|
Complex Array[DATA_CHANNEL_DEPTH];
|
||||||
// TODO
|
fft_config * fft = (fft_config *) task;
|
||||||
|
for(int a = 0; a<DATA_CHANNEL_DEPTH; a++)
|
||||||
|
{
|
||||||
|
data_channel_read(task->sources, Array.re[a]);
|
||||||
|
Array.im[a]=0;
|
||||||
|
}
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
0
tests/hardware/task_add_rand/.libwork
Normal file
0
tests/hardware/task_add_rand/.libwork
Normal file
1
tests/hardware/task_add_rand/data.py
Normal file
1
tests/hardware/task_add_rand/data.py
Normal file
File diff suppressed because one or more lines are too long
2213
tests/hardware/task_add_rand/modelsim.ini
Normal file
2213
tests/hardware/task_add_rand/modelsim.ini
Normal file
File diff suppressed because it is too large
Load Diff
66
tests/hardware/task_add_rand/transcript
Normal file
66
tests/hardware/task_add_rand/transcript
Normal file
@ -0,0 +1,66 @@
|
|||||||
|
# vsim -voptargs="+acc" -c work.test_task_add_rand -do "set StdArithNoWarnings 1; set NumericStdNoWarnings 1; run -all" -gCHECK_RESULTS=false
|
||||||
|
# Start time: 08:42:56 on Dec 05,2023
|
||||||
|
# ** Note: (vsim-3812) Design is being optimized...
|
||||||
|
# ** Warning: (vopt-10587) Some optimizations are turned off because the +acc switch is in effect. This will cause your simulation to run slowly. Please use -access/-debug to maintain needed visibility.
|
||||||
|
# ** Note: (vopt-143) Recognized 1 FSM in architecture body "float_add(mixed)".
|
||||||
|
# ** Note: (vopt-143) Recognized 2 FSMs in architecture body "add(rtl)".
|
||||||
|
# ** Note: (vsim-12126) Error and warning message counts have been restored: Errors=0, Warnings=1.
|
||||||
|
# // Questa Sim-64
|
||||||
|
# // Version 2023.2 linux_x86_64 Apr 11 2023
|
||||||
|
# //
|
||||||
|
# // Copyright 1991-2023 Mentor Graphics Corporation
|
||||||
|
# // All Rights Reserved.
|
||||||
|
# //
|
||||||
|
# // QuestaSim and its associated documentation contain trade
|
||||||
|
# // secrets and commercial or financial information that are the property of
|
||||||
|
# // Mentor Graphics Corporation and are privileged, confidential,
|
||||||
|
# // and exempt from disclosure under the Freedom of Information Act,
|
||||||
|
# // 5 U.S.C. Section 552. Furthermore, this information
|
||||||
|
# // is prohibited from disclosure under the Trade Secrets Act,
|
||||||
|
# // 18 U.S.C. Section 1905.
|
||||||
|
# //
|
||||||
|
# Loading std.standard
|
||||||
|
# Loading std.textio(body)
|
||||||
|
# Loading ieee.std_logic_1164(body)
|
||||||
|
# Loading ieee.numeric_std(body)
|
||||||
|
# Loading ieee.fixed_float_types
|
||||||
|
# Loading ieee.math_real(body)
|
||||||
|
# Loading ieee.fixed_generic_pkg(body)
|
||||||
|
# Loading ieee.float_generic_pkg(body)
|
||||||
|
# Loading ieee.fixed_pkg
|
||||||
|
# Loading ieee.float_pkg
|
||||||
|
# Loading work.reg32(body)
|
||||||
|
# Loading work.avalon_slave
|
||||||
|
# Loading work.test_utility(body)
|
||||||
|
# Loading work.test_avalon_slave(body)
|
||||||
|
# Loading work.task(body)
|
||||||
|
# Loading work.test_hardware_task(body)
|
||||||
|
# Loading work.test_data_channel_pkg(body)
|
||||||
|
# Loading std.env(body)
|
||||||
|
# Loading work.sine_cosine_data
|
||||||
|
# Loading work.rand_data
|
||||||
|
# Loading work.add_rand_data
|
||||||
|
# Loading work.test_task_add_rand(test)#1
|
||||||
|
# Loading work.task_add(struct)#1
|
||||||
|
# Loading work.hardware_task_control(rtl)#1
|
||||||
|
# Loading work.avalon_slave_transitions(rtl)#1
|
||||||
|
# Loading work.add(rtl)#1
|
||||||
|
# Loading work.float_add(mixed)#1
|
||||||
|
# Loading work.data_channel(struct)#1
|
||||||
|
# Loading work.data_channel_control(rtl)#1
|
||||||
|
# Loading work.avalon_slave_transitions(rtl)#2
|
||||||
|
# Loading work.data_sink_mux(rtl)#1
|
||||||
|
# Loading work.fifo(rtl)#1
|
||||||
|
# Loading work.data_source_mux(rtl)#1
|
||||||
|
# set StdArithNoWarnings 1
|
||||||
|
# 1
|
||||||
|
# set NumericStdNoWarnings 1
|
||||||
|
# 1
|
||||||
|
# run -all
|
||||||
|
# --------------------------------------------------------------------------------
|
||||||
|
# Starting test_task_add_rand
|
||||||
|
# test_configure ... [ OK ]
|
||||||
|
# test_execute ... [ OK ]
|
||||||
|
# write_content ... [ OK ]
|
||||||
|
# End time: 08:42:56 on Dec 05,2023, Elapsed time: 0:00:00
|
||||||
|
# Errors: 0, Warnings: 1
|
156
tests/hardware/task_add_rand/work/@_opt/VH_HASH_DATA
Normal file
156
tests/hardware/task_add_rand/work/@_opt/VH_HASH_DATA
Normal file
@ -0,0 +1,156 @@
|
|||||||
|
[N
|
||||||
|
13
|
||||||
|
12
|
||||||
|
13 CHECK_RESULTS
|
||||||
|
8
|
||||||
|
12 data_channel
|
||||||
|
13
|
||||||
|
8 GUI_MODE
|
||||||
|
3
|
||||||
|
3 rtl
|
||||||
|
7
|
||||||
|
5 DEPTH
|
||||||
|
10
|
||||||
|
18 test_task_add_rand
|
||||||
|
2
|
||||||
|
24 avalon_slave_transitions
|
||||||
|
1
|
||||||
|
84 /users/ads1/schmelzma80036/linux/signal_processing/tests/hardware/task_add_rand/work
|
||||||
|
9
|
||||||
|
6 struct
|
||||||
|
6
|
||||||
|
4 fifo
|
||||||
|
4
|
||||||
|
9 REG_COUNT
|
||||||
|
5
|
||||||
|
16 REG_ACCESS_TYPES
|
||||||
|
11
|
||||||
|
4 test
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
8
|
||||||
|
9
|
||||||
|
1
|
||||||
|
7
|
||||||
|
1
|
||||||
|
0
|
||||||
|
1024
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
6
|
||||||
|
3
|
||||||
|
1
|
||||||
|
7
|
||||||
|
1
|
||||||
|
0
|
||||||
|
1024
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
1
|
||||||
|
4
|
||||||
|
1
|
||||||
|
0
|
||||||
|
6
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
2
|
||||||
|
4
|
||||||
|
1
|
||||||
|
0
|
||||||
|
7
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
10
|
||||||
|
11
|
||||||
|
1
|
||||||
|
13
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
1
|
||||||
|
5
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
6 0
|
||||||
|
2
|
||||||
|
1
|
||||||
|
1
|
||||||
|
3
|
||||||
|
3
|
||||||
|
3
|
||||||
|
1
|
||||||
|
1
|
||||||
|
0 5 1 1
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
2
|
||||||
|
5
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
7 0
|
||||||
|
3
|
||||||
|
1
|
||||||
|
1
|
||||||
|
1
|
||||||
|
2
|
||||||
|
1
|
||||||
|
2
|
||||||
|
1
|
||||||
|
1
|
||||||
|
0 6 1 1
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
10
|
||||||
|
11
|
||||||
|
1
|
||||||
|
12
|
||||||
|
0
|
||||||
|
0
|
||||||
|
1
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
BIN
tests/hardware/task_add_rand/work/@_opt/_data/exemptJK8iXw
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_data/exemptJK8iXw
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_data/exemptcE4O5p
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_data/exemptcE4O5p
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_data/exemptdi1hyy
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_data/exemptdi1hyy
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib1_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib1_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib1_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib1_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib1_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib1_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib2_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib2_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib2_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib2_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib2_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib2_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib3_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib3_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib3_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib3_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib3_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib3_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib4_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib4_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib4_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib4_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib4_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib4_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib5_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib5_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib5_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib5_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt/_lib5_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt/_lib5_0.qtl
Normal file
Binary file not shown.
156
tests/hardware/task_add_rand/work/@_opt1/VH_HASH_DATA
Normal file
156
tests/hardware/task_add_rand/work/@_opt1/VH_HASH_DATA
Normal file
@ -0,0 +1,156 @@
|
|||||||
|
[N
|
||||||
|
13
|
||||||
|
12
|
||||||
|
13 CHECK_RESULTS
|
||||||
|
8
|
||||||
|
12 data_channel
|
||||||
|
13
|
||||||
|
8 GUI_MODE
|
||||||
|
3
|
||||||
|
3 rtl
|
||||||
|
7
|
||||||
|
5 DEPTH
|
||||||
|
10
|
||||||
|
18 test_task_add_rand
|
||||||
|
2
|
||||||
|
24 avalon_slave_transitions
|
||||||
|
1
|
||||||
|
84 /users/ads1/schmelzma80036/linux/signal_processing/tests/hardware/task_add_rand/work
|
||||||
|
9
|
||||||
|
6 struct
|
||||||
|
6
|
||||||
|
4 fifo
|
||||||
|
4
|
||||||
|
9 REG_COUNT
|
||||||
|
5
|
||||||
|
16 REG_ACCESS_TYPES
|
||||||
|
11
|
||||||
|
4 test
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
8
|
||||||
|
9
|
||||||
|
1
|
||||||
|
7
|
||||||
|
1
|
||||||
|
0
|
||||||
|
1024
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
6
|
||||||
|
3
|
||||||
|
1
|
||||||
|
7
|
||||||
|
1
|
||||||
|
0
|
||||||
|
1024
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
1
|
||||||
|
4
|
||||||
|
1
|
||||||
|
0
|
||||||
|
6
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
2
|
||||||
|
4
|
||||||
|
1
|
||||||
|
0
|
||||||
|
7
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
10
|
||||||
|
11
|
||||||
|
1
|
||||||
|
13
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
1
|
||||||
|
5
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
6 0
|
||||||
|
2
|
||||||
|
1
|
||||||
|
1
|
||||||
|
3
|
||||||
|
3
|
||||||
|
3
|
||||||
|
1
|
||||||
|
1
|
||||||
|
0 5 1 1
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
2
|
||||||
|
3
|
||||||
|
2
|
||||||
|
5
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
7 0
|
||||||
|
3
|
||||||
|
1
|
||||||
|
1
|
||||||
|
1
|
||||||
|
2
|
||||||
|
1
|
||||||
|
2
|
||||||
|
1
|
||||||
|
1
|
||||||
|
0 6 1 1
|
||||||
|
]
|
||||||
|
[G
|
||||||
|
1
|
||||||
|
10
|
||||||
|
11
|
||||||
|
1
|
||||||
|
12
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
0 0
|
||||||
|
0
|
||||||
|
0
|
||||||
|
]
|
BIN
tests/hardware/task_add_rand/work/@_opt1/_data/exempt6TV23R
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_data/exempt6TV23R
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_data/exemptCddKNi
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_data/exemptCddKNi
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_data/exempthaWfZL
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_data/exempthaWfZL
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib1_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib1_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib1_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib1_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib1_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib1_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib2_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib2_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib2_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib2_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib2_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib2_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib3_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib3_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib3_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib3_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib3_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib3_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib4_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib4_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib4_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib4_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib4_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib4_0.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib5_0.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib5_0.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib5_0.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib5_0.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib5_0.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/@_opt1/_lib5_0.qtl
Normal file
Binary file not shown.
1008
tests/hardware/task_add_rand/work/_info
Normal file
1008
tests/hardware/task_add_rand/work/_info
Normal file
File diff suppressed because it is too large
Load Diff
BIN
tests/hardware/task_add_rand/work/_lib.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/_lib.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/_lib1_1.qdb
Normal file
BIN
tests/hardware/task_add_rand/work/_lib1_1.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/_lib1_1.qpg
Normal file
BIN
tests/hardware/task_add_rand/work/_lib1_1.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_rand/work/_lib1_1.qtl
Normal file
BIN
tests/hardware/task_add_rand/work/_lib1_1.qtl
Normal file
Binary file not shown.
4
tests/hardware/task_add_rand/work/_vmake
Normal file
4
tests/hardware/task_add_rand/work/_vmake
Normal file
@ -0,0 +1,4 @@
|
|||||||
|
m255
|
||||||
|
K4
|
||||||
|
z0
|
||||||
|
cModel Technology
|
0
tests/hardware/task_add_sine_cosine/.libwork
Normal file
0
tests/hardware/task_add_sine_cosine/.libwork
Normal file
1
tests/hardware/task_add_sine_cosine/data.py
Normal file
1
tests/hardware/task_add_sine_cosine/data.py
Normal file
File diff suppressed because one or more lines are too long
2213
tests/hardware/task_add_sine_cosine/modelsim.ini
Normal file
2213
tests/hardware/task_add_sine_cosine/modelsim.ini
Normal file
File diff suppressed because it is too large
Load Diff
65
tests/hardware/task_add_sine_cosine/transcript
Normal file
65
tests/hardware/task_add_sine_cosine/transcript
Normal file
@ -0,0 +1,65 @@
|
|||||||
|
# vsim -voptargs="+acc" -c work.test_task_add_sine_cosine -do "set StdArithNoWarnings 1; set NumericStdNoWarnings 1; run -all" -gCHECK_RESULTS=false
|
||||||
|
# Start time: 08:40:25 on Dec 05,2023
|
||||||
|
# ** Note: (vsim-3813) Design is being optimized due to module recompilation...
|
||||||
|
# ** Warning: (vopt-10587) Some optimizations are turned off because the +acc switch is in effect. This will cause your simulation to run slowly. Please use -access/-debug to maintain needed visibility.
|
||||||
|
# ** Note: (vopt-143) Recognized 2 FSMs in architecture body "add(rtl)".
|
||||||
|
# ** Note: (vsim-12126) Error and warning message counts have been restored: Errors=0, Warnings=1.
|
||||||
|
# // Questa Sim-64
|
||||||
|
# // Version 2023.2 linux_x86_64 Apr 11 2023
|
||||||
|
# //
|
||||||
|
# // Copyright 1991-2023 Mentor Graphics Corporation
|
||||||
|
# // All Rights Reserved.
|
||||||
|
# //
|
||||||
|
# // QuestaSim and its associated documentation contain trade
|
||||||
|
# // secrets and commercial or financial information that are the property of
|
||||||
|
# // Mentor Graphics Corporation and are privileged, confidential,
|
||||||
|
# // and exempt from disclosure under the Freedom of Information Act,
|
||||||
|
# // 5 U.S.C. Section 552. Furthermore, this information
|
||||||
|
# // is prohibited from disclosure under the Trade Secrets Act,
|
||||||
|
# // 18 U.S.C. Section 1905.
|
||||||
|
# //
|
||||||
|
# Loading std.standard
|
||||||
|
# Loading std.textio(body)
|
||||||
|
# Loading ieee.std_logic_1164(body)
|
||||||
|
# Loading ieee.numeric_std(body)
|
||||||
|
# Loading ieee.fixed_float_types
|
||||||
|
# Loading ieee.math_real(body)
|
||||||
|
# Loading ieee.fixed_generic_pkg(body)
|
||||||
|
# Loading ieee.float_generic_pkg(body)
|
||||||
|
# Loading ieee.fixed_pkg
|
||||||
|
# Loading ieee.float_pkg
|
||||||
|
# Loading work.reg32(body)
|
||||||
|
# Loading work.avalon_slave
|
||||||
|
# Loading work.test_utility(body)
|
||||||
|
# Loading work.test_avalon_slave(body)
|
||||||
|
# Loading work.task(body)
|
||||||
|
# Loading work.sine_data
|
||||||
|
# Loading work.test_hardware_task(body)
|
||||||
|
# Loading work.test_data_channel_pkg(body)
|
||||||
|
# Loading std.env(body)
|
||||||
|
# Loading work.cosine_data
|
||||||
|
# Loading work.sine_cosine_data
|
||||||
|
# Loading work.test_task_add_sine_cosine(test)#1
|
||||||
|
# Loading work.task_add(struct)#1
|
||||||
|
# Loading work.hardware_task_control(rtl)#1
|
||||||
|
# Loading work.avalon_slave_transitions(rtl)#1
|
||||||
|
# Loading work.add(rtl)#1
|
||||||
|
# Loading work.float_add(mixed)#1
|
||||||
|
# Loading work.data_channel(struct)#1
|
||||||
|
# Loading work.data_channel_control(rtl)#1
|
||||||
|
# Loading work.avalon_slave_transitions(rtl)#2
|
||||||
|
# Loading work.data_sink_mux(rtl)#1
|
||||||
|
# Loading work.fifo(rtl)#1
|
||||||
|
# Loading work.data_source_mux(rtl)#1
|
||||||
|
# set StdArithNoWarnings 1
|
||||||
|
# 1
|
||||||
|
# set NumericStdNoWarnings 1
|
||||||
|
# 1
|
||||||
|
# run -all
|
||||||
|
# --------------------------------------------------------------------------------
|
||||||
|
# Starting test_task_add_sine_cosine
|
||||||
|
# test_configure ... [ OK ]
|
||||||
|
# test_execute ... [ OK ]
|
||||||
|
# write_content ... [ OK ]
|
||||||
|
# End time: 08:40:26 on Dec 05,2023, Elapsed time: 0:00:01
|
||||||
|
# Errors: 0, Warnings: 1
|
BIN
tests/hardware/task_add_sine_cosine/vsim.wlf
Normal file
BIN
tests/hardware/task_add_sine_cosine/vsim.wlf
Normal file
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib1_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib1_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib1_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib1_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib1_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib1_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib2_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib2_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib2_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib2_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib2_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib2_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib3_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib3_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib3_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib3_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib3_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib3_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib4_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib4_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib4_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib4_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib4_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib4_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib5_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib5_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib5_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib5_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib5_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt/_lib5_2.qtl
Normal file
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib1_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib1_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib1_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib1_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib1_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib1_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib2_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib2_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib2_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib2_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib2_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib2_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib3_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib3_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib3_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib3_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib3_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib3_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib4_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib4_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib4_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib4_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib4_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib4_2.qtl
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib5_2.qdb
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib5_2.qdb
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib5_2.qpg
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib5_2.qpg
Normal file
Binary file not shown.
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib5_2.qtl
Normal file
BIN
tests/hardware/task_add_sine_cosine/work/@_opt1/_lib5_2.qtl
Normal file
Binary file not shown.
Binary file not shown.
Some files were not shown because too many files have changed in this diff Show More
Loading…
x
Reference in New Issue
Block a user