version:1 | version:1 | ||||
57656254616c6b5472616e736d697373696f6e417474656d70746564:13 | 57656254616c6b5472616e736d697373696f6e417474656d70746564:13 | ||||
6d6f64655f636f756e7465727c4755494d6f6465:25 | |||||
6d6f64655f636f756e7465727c4755494d6f6465:28 | |||||
eof: | eof: |
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6e6f5f74696d696e675f64726976656e:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | 73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6e6f5f74696d696e675f64726976656e:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | ||||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d73666375:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | 73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d73666375:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | ||||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d64656275675f6c6f67:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | 73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d64656275675f6c6f67:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | ||||
73796e746865736973:73796e7468657369735c7573616765:656c6170736564:30303a30303a333973:00:00 | |||||
73796e746865736973:73796e7468657369735c7573616765:6d656d6f72795f7065616b:313237342e3339314d42:00:00 | |||||
73796e746865736973:73796e7468657369735c7573616765:6d656d6f72795f6761696e:31332e3933344d42:00:00 | |||||
eof:446781170 | |||||
73796e746865736973:73796e7468657369735c7573616765:656c6170736564:30303a30303a343473:00:00 | |||||
73796e746865736973:73796e7468657369735c7573616765:6d656d6f72795f7065616b:313332322e3232334d42:00:00 | |||||
73796e746865736973:73796e7468657369735c7573616765:6d656d6f72795f6761696e:36322e3331364d42:00:00 | |||||
eof:2782355530 |
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | |||||
<Runs Version="1" Minor="0"> | |||||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||||
<Parameters> | |||||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||||
</Parameters> | |||||
</Runs> | |||||
<?xml version="1.0"?> | <?xml version="1.0"?> | ||||
<ProcessHandle Version="1" Minor="0"> | <ProcessHandle Version="1" Minor="0"> | ||||
<Process Command="vivado.bat" Owner="Felix" Host="DESKTOP-PAACOM8" Pid="7932" HostCore="12" HostMemory="016927088640"> | |||||
<Process Command="vivado.bat" Owner="Felix" Host="DESKTOP-PAACOM8" Pid="23756" HostCore="12" HostMemory="016927088640"> | |||||
</Process> | </Process> | ||||
</ProcessHandle> | </ProcessHandle> |
<?xml version="1.0" encoding="UTF-8"?> | <?xml version="1.0" encoding="UTF-8"?> | ||||
<GenRun Id="synth_1" LaunchPart="xc7z010clg400-1" LaunchTime="1652439174" LaunchIncrCheckpoint="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp"> | |||||
<GenRun Id="synth_1" LaunchPart="xc7z010clg400-1" LaunchTime="1652899845" LaunchIncrCheckpoint="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp"> | |||||
<File Type="PA-TCL" Name="regler.tcl"/> | <File Type="PA-TCL" Name="regler.tcl"/> | ||||
<File Type="RDS-PROPCONSTRS" Name="regler_drc_synth.rpt"/> | |||||
<File Type="REPORTS-TCL" Name="regler_reports.tcl"/> | <File Type="REPORTS-TCL" Name="regler_reports.tcl"/> | ||||
<File Type="RDS-RDS" Name="regler.vds"/> | <File Type="RDS-RDS" Name="regler.vds"/> | ||||
<File Type="RDS-UTIL" Name="regler_utilization_synth.rpt"/> | <File Type="RDS-UTIL" Name="regler_utilization_synth.rpt"/> | ||||
<File Type="RDS-UTIL-PB" Name="regler_utilization_synth.pb"/> | <File Type="RDS-UTIL-PB" Name="regler_utilization_synth.pb"/> | ||||
<File Type="RDS-DCP" Name="regler.dcp"/> | <File Type="RDS-DCP" Name="regler.dcp"/> | ||||
<File Type="VDS-TIMINGSUMMARY" Name="regler_timing_summary_synth.rpt"/> | |||||
<File Type="VDS-TIMING-PB" Name="regler_timing_summary_synth.pb"/> | |||||
<FileSet Name="sources" Type="DesignSrcs" RelSrcDir="$PSRCDIR/sources_1" RelGenDir="$PGENDIR/sources_1"> | <FileSet Name="sources" Type="DesignSrcs" RelSrcDir="$PSRCDIR/sources_1" RelGenDir="$PGENDIR/sources_1"> | ||||
<Filter Type="Srcs"/> | <Filter Type="Srcs"/> | ||||
<File Path="$PSRCDIR/sources_1/new/pwm_test.vhd"> | <File Path="$PSRCDIR/sources_1/new/pwm_test.vhd"> | ||||
<Attr Name="UsedIn" Val="simulation"/> | <Attr Name="UsedIn" Val="simulation"/> | ||||
</FileInfo> | </FileInfo> | ||||
</File> | </File> | ||||
<File Path="$PSRCDIR/sources_1/new/wendeTangente.vhd"> | |||||
<FileInfo> | |||||
<Attr Name="AutoDisabled" Val="1"/> | |||||
<Attr Name="UsedIn" Val="synthesis"/> | |||||
<Attr Name="UsedIn" Val="simulation"/> | |||||
</FileInfo> | |||||
</File> | |||||
<File Path="$PSRCDIR/sources_1/imports/fixedPoint/fixed_pkg.vhdl"> | <File Path="$PSRCDIR/sources_1/imports/fixedPoint/fixed_pkg.vhdl"> | ||||
<FileInfo SFType="VHDL2008"> | <FileInfo SFType="VHDL2008"> | ||||
<Attr Name="Library" Val="ieee_proposed"/> | <Attr Name="Library" Val="ieee_proposed"/> | ||||
</Config> | </Config> | ||||
</FileSet> | </FileSet> | ||||
<Strategy Version="1" Minor="2"> | <Strategy Version="1" Minor="2"> | ||||
<StratHandle Name="Vivado Synthesis Defaults" Flow="Vivado Synthesis 2021"/> | |||||
<StratHandle Name="Vivado Synthesis Defaults" Flow="Vivado Synthesis 2021"> | |||||
<Desc>Vivado Synthesis Defaults</Desc> | |||||
</StratHandle> | |||||
<Step Id="synth_design"/> | <Step Id="synth_design"/> | ||||
</Strategy> | </Strategy> | ||||
</GenRun> | </GenRun> |
version:1 | version:1 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:737263736574636f756e74:38:00:00 | |||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:737263736574636f756e74:37:00:00 | |||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:636f6e73747261696e74736574636f756e74:31:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:636f6e73747261696e74736574636f756e74:31:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:64657369676e6d6f6465:52544c:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:64657369676e6d6f6465:52544c:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:73796e7468657369737374726174656779:56697661646f2053796e7468657369732044656661756c7473:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:73796e7468657369737374726174656779:56697661646f2053796e7468657369732044656661756c7473:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:7461726765745f6c616e6775616765:566572696c6f67:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:7461726765745f6c616e6775616765:566572696c6f67:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:64656661756c745f6c696272617279:78696c5f64656661756c746c6962:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:64656661756c745f6c696272617279:78696c5f64656661756c746c6962:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:7461726765745f73696d756c61746f72:5853696d:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:7461726765745f73696d756c61746f72:5853696d:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f7873696d:313134:00:00 | |||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f7873696d:313334:00:00 | |||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f6d6f64656c73696d:30:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f6d6f64656c73696d:30:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f717565737461:30:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f717565737461:30:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f696573:30:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f696573:30:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f72697669657261:30:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f72697669657261:30:00:00 | ||||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f61637469766568646c:30:00:00 | 70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f61637469766568646c:30:00:00 | ||||
5f5f48494444454e5f5f:5f5f48494444454e5f5f:50726f6a65637455554944:3035343861623234333065633433623139386531656634383534326531333964:506172656e742050412070726f6a656374204944:00 | 5f5f48494444454e5f5f:5f5f48494444454e5f5f:50726f6a65637455554944:3035343861623234333065633433623139386531656634383534326531333964:506172656e742050412070726f6a656374204944:00 | ||||
eof:83681024 | |||||
eof:1371551499 |
} | } | ||||
} | } | ||||
OPTRACE "synth_1" START { ROLLUP_AUTO } | OPTRACE "synth_1" START { ROLLUP_AUTO } | ||||
set_param chipscope.maxJobs 3 | |||||
set_msg_config -id {Common 17-41} -limit 10000000 | |||||
OPTRACE "Creating in-memory project" START { } | OPTRACE "Creating in-memory project" START { } | ||||
create_project -in_memory -part xc7z010clg400-1 | create_project -in_memory -part xc7z010clg400-1 | ||||
# Vivado v2021.2 (64-bit) | # Vivado v2021.2 (64-bit) | ||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | # SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | # IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | ||||
# Start of session at: Fri May 13 12:52:57 2022 | |||||
# Process ID: 2508 | |||||
# Start of session at: Wed May 18 20:50:48 2022 | |||||
# Process ID: 14452 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | # Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | ||||
# Command line: vivado.exe -log regler.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | # Command line: vivado.exe -log regler.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | ||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.vds | # Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.vds | ||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | # Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | ||||
#----------------------------------------------------------- | #----------------------------------------------------------- | ||||
source regler.tcl -notrace | source regler.tcl -notrace | ||||
create_project: Time (s): cpu = 00:00:05 ; elapsed = 00:00:05 . Memory (MB): peak = 1260.457 ; gain = 7.594 | |||||
create_project: Time (s): cpu = 00:00:06 ; elapsed = 00:00:06 . Memory (MB): peak = 1259.906 ; gain = 8.973 | |||||
Command: read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | Command: read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | ||||
INFO: [Vivado 12-5825] Read reference checkpoint from C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp for incremental synthesis | INFO: [Vivado 12-5825] Read reference checkpoint from C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp for incremental synthesis | ||||
INFO: [Vivado 12-7989] Please ensure there are no constraint changes | INFO: [Vivado 12-7989] Please ensure there are no constraint changes | ||||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | ||||
INFO: [Synth 8-7079] Multithreading enabled for synth_design using a maximum of 2 processes. | INFO: [Synth 8-7079] Multithreading enabled for synth_design using a maximum of 2 processes. | ||||
INFO: [Synth 8-7078] Launching helper process for spawning children vivado processes | INFO: [Synth 8-7078] Launching helper process for spawning children vivado processes | ||||
INFO: [Synth 8-7075] Helper process launched with PID 12584 | |||||
--------------------------------------------------------------------------------- | |||||
Starting RTL Elaboration : Time (s): cpu = 00:00:07 ; elapsed = 00:00:07 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | |||||
INFO: [Synth 8-638] synthesizing module 'regler' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||||
WARNING: [Synth 8-6014] Unused sequential element e_k_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:97] | |||||
WARNING: [Synth 8-6014] Unused sequential element e_k2_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:98] | |||||
INFO: [Synth 8-256] done synthesizing module 'regler' (1#1) [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||||
--------------------------------------------------------------------------------- | |||||
Finished RTL Elaboration : Time (s): cpu = 00:00:09 ; elapsed = 00:00:08 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
INFO: [Synth 8-7075] Helper process launched with PID 15440 | |||||
--------------------------------------------------------------------------------- | |||||
Starting RTL Elaboration : Time (s): cpu = 00:00:06 ; elapsed = 00:00:06 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | |||||
INFO: [Synth 8-638] synthesizing module 'regler' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:47] | |||||
WARNING: [Synth 8-6014] Unused sequential element e_k_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:108] | |||||
INFO: [Synth 8-256] done synthesizing module 'regler' (1#1) [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:47] | |||||
WARNING: [Synth 8-7129] Port TV[31] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[30] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[29] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[28] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[27] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[26] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[25] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[24] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[23] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[22] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[21] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[20] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[19] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[18] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[17] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[16] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[15] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[14] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[13] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[12] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[11] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[10] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[9] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[8] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[7] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[6] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[5] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[4] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[3] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[2] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[1] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[0] in module regler is either unconnected or has no load | |||||
--------------------------------------------------------------------------------- | |||||
Finished RTL Elaboration : Time (s): cpu = 00:00:07 ; elapsed = 00:00:08 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Handling Custom Attributes | Start Handling Custom Attributes | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:08 ; elapsed = 00:00:08 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:08 ; elapsed = 00:00:08 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.003 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.006 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
INFO: [Project 1-570] Preparing netlist for logic optimization | INFO: [Project 1-570] Preparing netlist for logic optimization | ||||
Processing XDC Constraints | Processing XDC Constraints | ||||
Resolution: To avoid this warning, move constraints listed in [.Xil/regler_propImpl.xdc] to another XDC file and exclude this new file from synthesis with the used_in_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis. | Resolution: To avoid this warning, move constraints listed in [.Xil/regler_propImpl.xdc] to another XDC file and exclude this new file from synthesis with the used_in_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis. | ||||
Completed Processing XDC Constraints | Completed Processing XDC Constraints | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.001 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
INFO: [Project 1-111] Unisim Transformation Summary: | INFO: [Project 1-111] Unisim Transformation Summary: | ||||
No Unisim elements were transformed. | No Unisim elements were transformed. | ||||
Constraint Validation Runtime : Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.002 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Constraint Validation Runtime : Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.004 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | ||||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Constraint Validation : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Constraint Validation : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Loading Part and Timing Information | Start Loading Part and Timing Information | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Loading part: xc7z010clg400-1 | Loading part: xc7z010clg400-1 | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Loading Part and Timing Information : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Loading Part and Timing Information : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Applying 'set_property' XDC Constraints | Start Applying 'set_property' XDC Constraints | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:17 ; elapsed = 00:00:17 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:16 ; elapsed = 00:00:17 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start RTL Component Statistics | Start RTL Component Statistics | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Detailed RTL Component Info : | Detailed RTL Component Info : | ||||
+---Adders : | +---Adders : | ||||
3 Input 32 Bit Adders := 2 | |||||
2 Input 32 Bit Adders := 1 | |||||
2 Input 31 Bit Adders := 1 | |||||
2 Input 32 Bit Adders := 4 | |||||
3 Input 32 Bit Adders := 1 | |||||
2 Input 31 Bit Adders := 3 | |||||
+---Registers : | +---Registers : | ||||
32 Bit Registers := 2 | |||||
32 Bit Registers := 1 | |||||
+---Multipliers : | +---Multipliers : | ||||
1x32 Multipliers := 1 | |||||
32x32 Multipliers := 1 | |||||
+---Muxes : | +---Muxes : | ||||
2 Input 32 Bit Muxes := 1 | |||||
2 Input 31 Bit Muxes := 1 | |||||
2 Input 32 Bit Muxes := 2 | |||||
2 Input 31 Bit Muxes := 3 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished RTL Component Statistics | Finished RTL Component Statistics | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Cross Boundary and Area Optimization | Start Cross Boundary and Area Optimization | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
WARNING: [Synth 8-7080] Parallel synthesis criteria is not met | WARNING: [Synth 8-7080] Parallel synthesis criteria is not met | ||||
DSP Report: Generating DSP I_k4, operation Mode is: A*B. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: Generating DSP I_k4, operation Mode is: A*B. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: Generating DSP I_k4, operation Mode is: (PCIN>>17)+A*B. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: (PCIN>>17)+A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: (PCIN>>17)+A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
WARNING: [Synth 8-7129] Port TV[31] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[30] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[29] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[28] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[27] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[26] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[25] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[24] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[23] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[22] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[21] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[20] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[19] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[18] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[17] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[16] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[15] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[14] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[13] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[12] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[11] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[10] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[9] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[8] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[7] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[6] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[5] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[4] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[3] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[2] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[1] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[0] in module regler is either unconnected or has no load | |||||
--------------------------------------------------------------------------------- | |||||
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:21 ; elapsed = 00:00:21 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | |||||
--------------------------------------------------------------------------------- | |||||
Start ROM, RAM, DSP, Shift Register and Retiming Reporting | |||||
--------------------------------------------------------------------------------- | |||||
DSP: Preliminary Mapping Report (see note below. The ' indicates corresponding REG is set) | |||||
+------------+----------------+--------+--------+--------+--------+--------+------+------+------+------+-------+------+------+ | |||||
|Module Name | DSP Mapping | A Size | B Size | C Size | D Size | P Size | AREG | BREG | CREG | DREG | ADREG | MREG | PREG | | |||||
+------------+----------------+--------+--------+--------+--------+--------+------+------+------+------+-------+------+------+ | |||||
|regler | A*B | 15 | 15 | - | - | 15 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | A*B | 18 | 18 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | (PCIN>>17)+A*B | 15 | 15 | - | - | 15 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | A*B | 18 | 15 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | (PCIN>>17)+A*B | 15 | 15 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | A*B | 18 | 18 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | (PCIN>>17)+A*B | 18 | 15 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
+------------+----------------+--------+--------+--------+--------+--------+------+------+------+------+-------+------+------+ | |||||
Note: The table above is a preliminary report that shows the DSPs inferred at the current stage of the synthesis flow. Some DSP may be reimplemented as non DSP primitives later in the synthesis flow. Multiple instantiated DSPs are reported only once. | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:22 ; elapsed = 00:00:22 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished ROM, RAM, DSP, Shift Register and Retiming Reporting | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Applying XDC Timing Constraints | Start Applying XDC Timing Constraints | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:28 ; elapsed = 00:00:28 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1275.953 ; gain = 16.047 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Timing Optimization | Start Timing Optimization | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Timing Optimization : Time (s): cpu = 00:00:28 ; elapsed = 00:00:28 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Timing Optimization : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1277.246 ; gain = 17.340 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Technology Mapping | Start Technology Mapping | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Technology Mapping : Time (s): cpu = 00:00:29 ; elapsed = 00:00:29 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Technology Mapping : Time (s): cpu = 00:00:33 ; elapsed = 00:00:33 . Memory (MB): peak = 1308.379 ; gain = 48.473 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start IO Insertion | Start IO Insertion | ||||
Finished Final Netlist Cleanup | Finished Final Netlist Cleanup | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished IO Insertion : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished IO Insertion : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Renaming Generated Instances | Start Renaming Generated Instances | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Renaming Generated Instances : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Renaming Generated Instances : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Rebuilding User Hierarchy | Start Rebuilding User Hierarchy | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Renaming Generated Ports | Start Renaming Generated Ports | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Renaming Generated Ports : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Renaming Generated Ports : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Handling Custom Attributes | Start Handling Custom Attributes | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Renaming Generated Nets | Start Renaming Generated Nets | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Renaming Generated Nets : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Renaming Generated Nets : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Writing Synthesis Report | Start Writing Synthesis Report | ||||
+-+--------------+----------+ | +-+--------------+----------+ | ||||
Report Cell Usage: | Report Cell Usage: | ||||
+------+-------+------+ | |||||
| |Cell |Count | | |||||
+------+-------+------+ | |||||
|1 |BUFG | 1| | |||||
|2 |CARRY4 | 104| | |||||
|3 |LUT1 | 66| | |||||
|4 |LUT2 | 59| | |||||
|5 |LUT3 | 182| | |||||
|6 |LUT4 | 138| | |||||
|7 |LUT5 | 49| | |||||
|8 |LUT6 | 186| | |||||
|9 |FDRE | 64| | |||||
|10 |IBUF | 65| | |||||
|11 |OBUF | 32| | |||||
+------+-------+------+ | |||||
--------------------------------------------------------------------------------- | |||||
Finished Writing Synthesis Report : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
--------------------------------------------------------------------------------- | |||||
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings. | |||||
Synthesis Optimization Runtime : Time (s): cpu = 00:00:24 ; elapsed = 00:00:33 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Synthesis Optimization Complete : Time (s): cpu = 00:00:35 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
+------+--------+------+ | |||||
| |Cell |Count | | |||||
+------+--------+------+ | |||||
|1 |BUFG | 1| | |||||
|2 |CARRY4 | 386| | |||||
|3 |DSP48E1 | 6| | |||||
|4 |LUT1 | 132| | |||||
|5 |LUT2 | 165| | |||||
|6 |LUT3 | 169| | |||||
|7 |LUT4 | 78| | |||||
|8 |LUT5 | 956| | |||||
|9 |LUT6 | 143| | |||||
|10 |FDRE | 64| | |||||
|11 |IBUF | 161| | |||||
|12 |OBUF | 32| | |||||
+------+--------+------+ | |||||
--------------------------------------------------------------------------------- | |||||
Finished Writing Synthesis Report : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | |||||
Synthesis finished with 0 errors, 0 critical warnings and 33 warnings. | |||||
Synthesis Optimization Runtime : Time (s): cpu = 00:00:29 ; elapsed = 00:00:37 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
Synthesis Optimization Complete : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
INFO: [Project 1-571] Translating synthesized netlist | INFO: [Project 1-571] Translating synthesized netlist | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.008 . Memory (MB): peak = 1286.504 ; gain = 0.000 | |||||
INFO: [Netlist 29-17] Analyzing 104 Unisim elements for replacement | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.022 . Memory (MB): peak = 1334.242 ; gain = 0.000 | |||||
INFO: [Netlist 29-17] Analyzing 392 Unisim elements for replacement | |||||
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds | INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds | ||||
WARNING: [Netlist 29-101] Netlist 'regler' is not ideal for floorplanning, since the cellview 'regler' contains a large number of primitives. Please consider enabling hierarchy in synthesis if you want to do floorplanning. | |||||
INFO: [Project 1-570] Preparing netlist for logic optimization | INFO: [Project 1-570] Preparing netlist for logic optimization | ||||
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). | INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1290.160 ; gain = 0.000 | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1338.902 ; gain = 0.000 | |||||
INFO: [Project 1-111] Unisim Transformation Summary: | INFO: [Project 1-111] Unisim Transformation Summary: | ||||
No Unisim elements were transformed. | No Unisim elements were transformed. | ||||
Synth Design complete, checksum: 235c9ea4 | |||||
Synth Design complete, checksum: 74f8d27b | |||||
INFO: [Common 17-83] Releasing license: Synthesis | INFO: [Common 17-83] Releasing license: Synthesis | ||||
21 Infos, 5 Warnings, 0 Critical Warnings and 0 Errors encountered. | |||||
21 Infos, 69 Warnings, 0 Critical Warnings and 0 Errors encountered. | |||||
synth_design completed successfully | synth_design completed successfully | ||||
synth_design: Time (s): cpu = 00:00:38 ; elapsed = 00:00:40 . Memory (MB): peak = 1290.160 ; gain = 29.703 | |||||
synth_design: Time (s): cpu = 00:00:44 ; elapsed = 00:00:45 . Memory (MB): peak = 1338.902 ; gain = 78.996 | |||||
INFO: [Common 17-1381] The checkpoint 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp' has been generated. | INFO: [Common 17-1381] The checkpoint 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp' has been generated. | ||||
INFO: [runtcl-4] Executing : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | INFO: [runtcl-4] Executing : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | ||||
INFO: [Common 17-206] Exiting Vivado at Fri May 13 12:53:45 2022... | |||||
INFO: [Common 17-206] Exiting Vivado at Wed May 18 20:51:43 2022... |
Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | ||||
------------------------------------------------------------------------------------------------------- | ------------------------------------------------------------------------------------------------------- | ||||
| Tool Version : Vivado v.2021.2 (win64) Build 3367213 Tue Oct 19 02:48:09 MDT 2021 | | Tool Version : Vivado v.2021.2 (win64) Build 3367213 Tue Oct 19 02:48:09 MDT 2021 | ||||
| Date : Fri May 13 12:53:45 2022 | |||||
| Date : Wed May 18 20:51:43 2022 | |||||
| Host : DESKTOP-PAACOM8 running 64-bit major release (build 9200) | | Host : DESKTOP-PAACOM8 running 64-bit major release (build 9200) | ||||
| Command : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | | Command : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | ||||
| Design : regler | | Design : regler | ||||
+-------------------------+------+-------+------------+-----------+-------+ | +-------------------------+------+-------+------------+-----------+-------+ | ||||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | | Site Type | Used | Fixed | Prohibited | Available | Util% | | ||||
+-------------------------+------+-------+------------+-----------+-------+ | +-------------------------+------+-------+------------+-----------+-------+ | ||||
| Slice LUTs* | 538 | 0 | 0 | 17600 | 3.06 | | |||||
| LUT as Logic | 538 | 0 | 0 | 17600 | 3.06 | | |||||
| Slice LUTs* | 1530 | 0 | 0 | 17600 | 8.69 | | |||||
| LUT as Logic | 1530 | 0 | 0 | 17600 | 8.69 | | |||||
| LUT as Memory | 0 | 0 | 0 | 6000 | 0.00 | | | LUT as Memory | 0 | 0 | 0 | 6000 | 0.00 | | ||||
| Slice Registers | 64 | 0 | 0 | 35200 | 0.18 | | | Slice Registers | 64 | 0 | 0 | 35200 | 0.18 | | ||||
| Register as Flip Flop | 64 | 0 | 0 | 35200 | 0.18 | | | Register as Flip Flop | 64 | 0 | 0 | 35200 | 0.18 | | ||||
3. DSP | 3. DSP | ||||
------ | ------ | ||||
+-----------+------+-------+------------+-----------+-------+ | |||||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||||
+-----------+------+-------+------------+-----------+-------+ | |||||
| DSPs | 0 | 0 | 0 | 80 | 0.00 | | |||||
+-----------+------+-------+------------+-----------+-------+ | |||||
+----------------+------+-------+------------+-----------+-------+ | |||||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||||
+----------------+------+-------+------------+-----------+-------+ | |||||
| DSPs | 6 | 0 | 0 | 80 | 7.50 | | |||||
| DSP48E1 only | 6 | | | | | | |||||
+----------------+------+-------+------------+-----------+-------+ | |||||
4. IO and GT Specific | 4. IO and GT Specific | ||||
--------------------- | --------------------- | ||||
+-----------------------------+------+-------+------------+-----------+-------+ | |||||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||||
+-----------------------------+------+-------+------------+-----------+-------+ | |||||
| Bonded IOB | 97 | 0 | 0 | 100 | 97.00 | | |||||
| Bonded IPADs | 0 | 0 | 0 | 2 | 0.00 | | |||||
| Bonded IOPADs | 0 | 0 | 0 | 130 | 0.00 | | |||||
| PHY_CONTROL | 0 | 0 | 0 | 2 | 0.00 | | |||||
| PHASER_REF | 0 | 0 | 0 | 2 | 0.00 | | |||||
| OUT_FIFO | 0 | 0 | 0 | 8 | 0.00 | | |||||
| IN_FIFO | 0 | 0 | 0 | 8 | 0.00 | | |||||
| IDELAYCTRL | 0 | 0 | 0 | 2 | 0.00 | | |||||
| IBUFDS | 0 | 0 | 0 | 96 | 0.00 | | |||||
| PHASER_OUT/PHASER_OUT_PHY | 0 | 0 | 0 | 8 | 0.00 | | |||||
| PHASER_IN/PHASER_IN_PHY | 0 | 0 | 0 | 8 | 0.00 | | |||||
| IDELAYE2/IDELAYE2_FINEDELAY | 0 | 0 | 0 | 100 | 0.00 | | |||||
| ILOGIC | 0 | 0 | 0 | 100 | 0.00 | | |||||
| OLOGIC | 0 | 0 | 0 | 100 | 0.00 | | |||||
+-----------------------------+------+-------+------------+-----------+-------+ | |||||
+-----------------------------+------+-------+------------+-----------+--------+ | |||||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||||
+-----------------------------+------+-------+------------+-----------+--------+ | |||||
| Bonded IOB | 193 | 0 | 0 | 100 | 193.00 | | |||||
| Bonded IPADs | 0 | 0 | 0 | 2 | 0.00 | | |||||
| Bonded IOPADs | 0 | 0 | 0 | 130 | 0.00 | | |||||
| PHY_CONTROL | 0 | 0 | 0 | 2 | 0.00 | | |||||
| PHASER_REF | 0 | 0 | 0 | 2 | 0.00 | | |||||
| OUT_FIFO | 0 | 0 | 0 | 8 | 0.00 | | |||||
| IN_FIFO | 0 | 0 | 0 | 8 | 0.00 | | |||||
| IDELAYCTRL | 0 | 0 | 0 | 2 | 0.00 | | |||||
| IBUFDS | 0 | 0 | 0 | 96 | 0.00 | | |||||
| PHASER_OUT/PHASER_OUT_PHY | 0 | 0 | 0 | 8 | 0.00 | | |||||
| PHASER_IN/PHASER_IN_PHY | 0 | 0 | 0 | 8 | 0.00 | | |||||
| IDELAYE2/IDELAYE2_FINEDELAY | 0 | 0 | 0 | 100 | 0.00 | | |||||
| ILOGIC | 0 | 0 | 0 | 100 | 0.00 | | |||||
| OLOGIC | 0 | 0 | 0 | 100 | 0.00 | | |||||
+-----------------------------+------+-------+------------+-----------+--------+ | |||||
5. Clocking | 5. Clocking | ||||
+----------+------+---------------------+ | +----------+------+---------------------+ | ||||
| Ref Name | Used | Functional Category | | | Ref Name | Used | Functional Category | | ||||
+----------+------+---------------------+ | +----------+------+---------------------+ | ||||
| LUT6 | 186 | LUT | | |||||
| LUT3 | 182 | LUT | | |||||
| LUT4 | 138 | LUT | | |||||
| CARRY4 | 104 | CarryLogic | | |||||
| LUT1 | 66 | LUT | | |||||
| IBUF | 65 | IO | | |||||
| LUT5 | 956 | LUT | | |||||
| CARRY4 | 386 | CarryLogic | | |||||
| LUT3 | 169 | LUT | | |||||
| LUT2 | 165 | LUT | | |||||
| IBUF | 161 | IO | | |||||
| LUT6 | 143 | LUT | | |||||
| LUT1 | 132 | LUT | | |||||
| LUT4 | 78 | LUT | | |||||
| FDRE | 64 | Flop & Latch | | | FDRE | 64 | Flop & Latch | | ||||
| LUT2 | 59 | LUT | | |||||
| LUT5 | 49 | LUT | | |||||
| OBUF | 32 | IO | | | OBUF | 32 | IO | | ||||
| DSP48E1 | 6 | Block Arithmetic | | |||||
| BUFG | 1 | Clock | | | BUFG | 1 | Clock | | ||||
+----------+------+---------------------+ | +----------+------+---------------------+ | ||||
** Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | ** Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | ||||
source regler.tcl -notrace | source regler.tcl -notrace | ||||
create_project: Time (s): cpu = 00:00:05 ; elapsed = 00:00:05 . Memory (MB): peak = 1260.457 ; gain = 7.594 | |||||
create_project: Time (s): cpu = 00:00:06 ; elapsed = 00:00:06 . Memory (MB): peak = 1259.906 ; gain = 8.973 | |||||
Command: read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | Command: read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | ||||
INFO: [Vivado 12-5825] Read reference checkpoint from C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp for incremental synthesis | INFO: [Vivado 12-5825] Read reference checkpoint from C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp for incremental synthesis | ||||
INFO: [Vivado 12-7989] Please ensure there are no constraint changes | INFO: [Vivado 12-7989] Please ensure there are no constraint changes | ||||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | ||||
INFO: [Synth 8-7079] Multithreading enabled for synth_design using a maximum of 2 processes. | INFO: [Synth 8-7079] Multithreading enabled for synth_design using a maximum of 2 processes. | ||||
INFO: [Synth 8-7078] Launching helper process for spawning children vivado processes | INFO: [Synth 8-7078] Launching helper process for spawning children vivado processes | ||||
INFO: [Synth 8-7075] Helper process launched with PID 12584 | |||||
--------------------------------------------------------------------------------- | |||||
Starting RTL Elaboration : Time (s): cpu = 00:00:07 ; elapsed = 00:00:07 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | |||||
INFO: [Synth 8-638] synthesizing module 'regler' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||||
WARNING: [Synth 8-6014] Unused sequential element e_k_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:97] | |||||
WARNING: [Synth 8-6014] Unused sequential element e_k2_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:98] | |||||
INFO: [Synth 8-256] done synthesizing module 'regler' (1#1) [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||||
--------------------------------------------------------------------------------- | |||||
Finished RTL Elaboration : Time (s): cpu = 00:00:09 ; elapsed = 00:00:08 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
INFO: [Synth 8-7075] Helper process launched with PID 15440 | |||||
--------------------------------------------------------------------------------- | |||||
Starting RTL Elaboration : Time (s): cpu = 00:00:06 ; elapsed = 00:00:06 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | |||||
INFO: [Synth 8-638] synthesizing module 'regler' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:47] | |||||
WARNING: [Synth 8-6014] Unused sequential element e_k_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:108] | |||||
INFO: [Synth 8-256] done synthesizing module 'regler' (1#1) [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:47] | |||||
WARNING: [Synth 8-7129] Port TV[31] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[30] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[29] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[28] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[27] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[26] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[25] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[24] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[23] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[22] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[21] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[20] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[19] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[18] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[17] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[16] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[15] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[14] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[13] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[12] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[11] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[10] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[9] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[8] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[7] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[6] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[5] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[4] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[3] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[2] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[1] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[0] in module regler is either unconnected or has no load | |||||
--------------------------------------------------------------------------------- | |||||
Finished RTL Elaboration : Time (s): cpu = 00:00:07 ; elapsed = 00:00:08 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Handling Custom Attributes | Start Handling Custom Attributes | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:08 ; elapsed = 00:00:08 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:08 ; elapsed = 00:00:08 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.003 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.006 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
INFO: [Project 1-570] Preparing netlist for logic optimization | INFO: [Project 1-570] Preparing netlist for logic optimization | ||||
Processing XDC Constraints | Processing XDC Constraints | ||||
Resolution: To avoid this warning, move constraints listed in [.Xil/regler_propImpl.xdc] to another XDC file and exclude this new file from synthesis with the used_in_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis. | Resolution: To avoid this warning, move constraints listed in [.Xil/regler_propImpl.xdc] to another XDC file and exclude this new file from synthesis with the used_in_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis. | ||||
Completed Processing XDC Constraints | Completed Processing XDC Constraints | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.001 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
INFO: [Project 1-111] Unisim Transformation Summary: | INFO: [Project 1-111] Unisim Transformation Summary: | ||||
No Unisim elements were transformed. | No Unisim elements were transformed. | ||||
Constraint Validation Runtime : Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.002 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Constraint Validation Runtime : Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.004 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | ||||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Constraint Validation : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Constraint Validation : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Loading Part and Timing Information | Start Loading Part and Timing Information | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Loading part: xc7z010clg400-1 | Loading part: xc7z010clg400-1 | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Loading Part and Timing Information : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Loading Part and Timing Information : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Applying 'set_property' XDC Constraints | Start Applying 'set_property' XDC Constraints | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:16 ; elapsed = 00:00:16 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:17 ; elapsed = 00:00:17 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:16 ; elapsed = 00:00:17 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start RTL Component Statistics | Start RTL Component Statistics | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Detailed RTL Component Info : | Detailed RTL Component Info : | ||||
+---Adders : | +---Adders : | ||||
3 Input 32 Bit Adders := 2 | |||||
2 Input 32 Bit Adders := 1 | |||||
2 Input 31 Bit Adders := 1 | |||||
2 Input 32 Bit Adders := 4 | |||||
3 Input 32 Bit Adders := 1 | |||||
2 Input 31 Bit Adders := 3 | |||||
+---Registers : | +---Registers : | ||||
32 Bit Registers := 2 | |||||
32 Bit Registers := 1 | |||||
+---Multipliers : | +---Multipliers : | ||||
1x32 Multipliers := 1 | |||||
32x32 Multipliers := 1 | |||||
+---Muxes : | +---Muxes : | ||||
2 Input 32 Bit Muxes := 1 | |||||
2 Input 31 Bit Muxes := 1 | |||||
2 Input 32 Bit Muxes := 2 | |||||
2 Input 31 Bit Muxes := 3 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished RTL Component Statistics | Finished RTL Component Statistics | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Cross Boundary and Area Optimization | Start Cross Boundary and Area Optimization | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
WARNING: [Synth 8-7080] Parallel synthesis criteria is not met | WARNING: [Synth 8-7080] Parallel synthesis criteria is not met | ||||
DSP Report: Generating DSP I_k4, operation Mode is: A*B. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: Generating DSP I_k4, operation Mode is: A*B. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: Generating DSP I_k4, operation Mode is: (PCIN>>17)+A*B. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: operator I_k4 is absorbed into DSP I_k4. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: (PCIN>>17)+A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: Generating DSP u_reg1, operation Mode is: (PCIN>>17)+A*B. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
DSP Report: operator u_reg1 is absorbed into DSP u_reg1. | |||||
WARNING: [Synth 8-7129] Port TV[31] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[30] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[29] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[28] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[27] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[26] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[25] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[24] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[23] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[22] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[21] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[20] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[19] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[18] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[17] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[16] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[15] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[14] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[13] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[12] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[11] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[10] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[9] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[8] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[7] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[6] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[5] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[4] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[3] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[2] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[1] in module regler is either unconnected or has no load | |||||
WARNING: [Synth 8-7129] Port TV[0] in module regler is either unconnected or has no load | |||||
--------------------------------------------------------------------------------- | |||||
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:21 ; elapsed = 00:00:21 . Memory (MB): peak = 1259.906 ; gain = 0.000 | |||||
--------------------------------------------------------------------------------- | |||||
--------------------------------------------------------------------------------- | |||||
Start ROM, RAM, DSP, Shift Register and Retiming Reporting | |||||
--------------------------------------------------------------------------------- | |||||
DSP: Preliminary Mapping Report (see note below. The ' indicates corresponding REG is set) | |||||
+------------+----------------+--------+--------+--------+--------+--------+------+------+------+------+-------+------+------+ | |||||
|Module Name | DSP Mapping | A Size | B Size | C Size | D Size | P Size | AREG | BREG | CREG | DREG | ADREG | MREG | PREG | | |||||
+------------+----------------+--------+--------+--------+--------+--------+------+------+------+------+-------+------+------+ | |||||
|regler | A*B | 15 | 15 | - | - | 15 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | A*B | 18 | 18 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | (PCIN>>17)+A*B | 15 | 15 | - | - | 15 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | A*B | 18 | 15 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | (PCIN>>17)+A*B | 15 | 15 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | A*B | 18 | 18 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
|regler | (PCIN>>17)+A*B | 18 | 15 | - | - | 48 | 0 | 0 | - | - | - | 0 | 0 | | |||||
+------------+----------------+--------+--------+--------+--------+--------+------+------+------+------+-------+------+------+ | |||||
Note: The table above is a preliminary report that shows the DSPs inferred at the current stage of the synthesis flow. Some DSP may be reimplemented as non DSP primitives later in the synthesis flow. Multiple instantiated DSPs are reported only once. | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:22 ; elapsed = 00:00:22 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished ROM, RAM, DSP, Shift Register and Retiming Reporting | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Applying XDC Timing Constraints | Start Applying XDC Timing Constraints | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:28 ; elapsed = 00:00:28 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1275.953 ; gain = 16.047 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Timing Optimization | Start Timing Optimization | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Timing Optimization : Time (s): cpu = 00:00:28 ; elapsed = 00:00:28 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Timing Optimization : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1277.246 ; gain = 17.340 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Technology Mapping | Start Technology Mapping | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Technology Mapping : Time (s): cpu = 00:00:29 ; elapsed = 00:00:29 . Memory (MB): peak = 1260.457 ; gain = 0.000 | |||||
Finished Technology Mapping : Time (s): cpu = 00:00:33 ; elapsed = 00:00:33 . Memory (MB): peak = 1308.379 ; gain = 48.473 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start IO Insertion | Start IO Insertion | ||||
Finished Final Netlist Cleanup | Finished Final Netlist Cleanup | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished IO Insertion : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished IO Insertion : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Renaming Generated Instances | Start Renaming Generated Instances | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Renaming Generated Instances : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Renaming Generated Instances : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Rebuilding User Hierarchy | Start Rebuilding User Hierarchy | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Renaming Generated Ports | Start Renaming Generated Ports | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Renaming Generated Ports : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Renaming Generated Ports : Time (s): cpu = 00:00:38 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Handling Custom Attributes | Start Handling Custom Attributes | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Renaming Generated Nets | Start Renaming Generated Nets | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Finished Renaming Generated Nets : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Finished Renaming Generated Nets : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
--------------------------------------------------------------------------------- | --------------------------------------------------------------------------------- | ||||
Start Writing Synthesis Report | Start Writing Synthesis Report | ||||
+-+--------------+----------+ | +-+--------------+----------+ | ||||
Report Cell Usage: | Report Cell Usage: | ||||
+------+-------+------+ | |||||
| |Cell |Count | | |||||
+------+-------+------+ | |||||
|1 |BUFG | 1| | |||||
|2 |CARRY4 | 104| | |||||
|3 |LUT1 | 66| | |||||
|4 |LUT2 | 59| | |||||
|5 |LUT3 | 182| | |||||
|6 |LUT4 | 138| | |||||
|7 |LUT5 | 49| | |||||
|8 |LUT6 | 186| | |||||
|9 |FDRE | 64| | |||||
|10 |IBUF | 65| | |||||
|11 |OBUF | 32| | |||||
+------+-------+------+ | |||||
--------------------------------------------------------------------------------- | |||||
Finished Writing Synthesis Report : Time (s): cpu = 00:00:34 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
--------------------------------------------------------------------------------- | |||||
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings. | |||||
Synthesis Optimization Runtime : Time (s): cpu = 00:00:24 ; elapsed = 00:00:33 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
Synthesis Optimization Complete : Time (s): cpu = 00:00:35 ; elapsed = 00:00:35 . Memory (MB): peak = 1274.391 ; gain = 13.934 | |||||
+------+--------+------+ | |||||
| |Cell |Count | | |||||
+------+--------+------+ | |||||
|1 |BUFG | 1| | |||||
|2 |CARRY4 | 386| | |||||
|3 |DSP48E1 | 6| | |||||
|4 |LUT1 | 132| | |||||
|5 |LUT2 | 165| | |||||
|6 |LUT3 | 169| | |||||
|7 |LUT4 | 78| | |||||
|8 |LUT5 | 956| | |||||
|9 |LUT6 | 143| | |||||
|10 |FDRE | 64| | |||||
|11 |IBUF | 161| | |||||
|12 |OBUF | 32| | |||||
+------+--------+------+ | |||||
--------------------------------------------------------------------------------- | |||||
Finished Writing Synthesis Report : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
--------------------------------------------------------------------------------- | |||||
Synthesis finished with 0 errors, 0 critical warnings and 33 warnings. | |||||
Synthesis Optimization Runtime : Time (s): cpu = 00:00:29 ; elapsed = 00:00:37 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
Synthesis Optimization Complete : Time (s): cpu = 00:00:39 ; elapsed = 00:00:39 . Memory (MB): peak = 1322.223 ; gain = 62.316 | |||||
INFO: [Project 1-571] Translating synthesized netlist | INFO: [Project 1-571] Translating synthesized netlist | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.008 . Memory (MB): peak = 1286.504 ; gain = 0.000 | |||||
INFO: [Netlist 29-17] Analyzing 104 Unisim elements for replacement | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.022 . Memory (MB): peak = 1334.242 ; gain = 0.000 | |||||
INFO: [Netlist 29-17] Analyzing 392 Unisim elements for replacement | |||||
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds | INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds | ||||
WARNING: [Netlist 29-101] Netlist 'regler' is not ideal for floorplanning, since the cellview 'regler' contains a large number of primitives. Please consider enabling hierarchy in synthesis if you want to do floorplanning. | |||||
INFO: [Project 1-570] Preparing netlist for logic optimization | INFO: [Project 1-570] Preparing netlist for logic optimization | ||||
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). | INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). | ||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1290.160 ; gain = 0.000 | |||||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1338.902 ; gain = 0.000 | |||||
INFO: [Project 1-111] Unisim Transformation Summary: | INFO: [Project 1-111] Unisim Transformation Summary: | ||||
No Unisim elements were transformed. | No Unisim elements were transformed. | ||||
Synth Design complete, checksum: 235c9ea4 | |||||
Synth Design complete, checksum: 74f8d27b | |||||
INFO: [Common 17-83] Releasing license: Synthesis | INFO: [Common 17-83] Releasing license: Synthesis | ||||
21 Infos, 5 Warnings, 0 Critical Warnings and 0 Errors encountered. | |||||
21 Infos, 69 Warnings, 0 Critical Warnings and 0 Errors encountered. | |||||
synth_design completed successfully | synth_design completed successfully | ||||
synth_design: Time (s): cpu = 00:00:38 ; elapsed = 00:00:40 . Memory (MB): peak = 1290.160 ; gain = 29.703 | |||||
synth_design: Time (s): cpu = 00:00:44 ; elapsed = 00:00:45 . Memory (MB): peak = 1338.902 ; gain = 78.996 | |||||
INFO: [Common 17-1381] The checkpoint 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp' has been generated. | INFO: [Common 17-1381] The checkpoint 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp' has been generated. | ||||
INFO: [runtcl-4] Executing : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | INFO: [runtcl-4] Executing : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | ||||
INFO: [Common 17-206] Exiting Vivado at Fri May 13 12:53:45 2022... | |||||
INFO: [Common 17-206] Exiting Vivado at Wed May 18 20:51:43 2022... |
# Vivado v2021.2 (64-bit) | # Vivado v2021.2 (64-bit) | ||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | # SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | # IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | ||||
# Start of session at: Fri May 13 12:52:57 2022 | |||||
# Process ID: 2508 | |||||
# Start of session at: Wed May 18 20:50:48 2022 | |||||
# Process ID: 14452 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | # Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | ||||
# Command line: vivado.exe -log regler.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | # Command line: vivado.exe -log regler.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | ||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.vds | # Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.vds |
REM Simulator : Xilinx Vivado Simulator | REM Simulator : Xilinx Vivado Simulator | ||||
REM Description : Script for compiling the simulation design source files | REM Description : Script for compiling the simulation design source files | ||||
REM | REM | ||||
REM Generated by Vivado on Fri May 13 13:48:21 +0200 2022 | |||||
REM Generated by Vivado on Wed May 18 20:51:55 +0200 2022 | |||||
REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
REM | REM | ||||
REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 |
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' |
REM Simulator : Xilinx Vivado Simulator | REM Simulator : Xilinx Vivado Simulator | ||||
REM Description : Script for elaborating the compiled design | REM Description : Script for elaborating the compiled design | ||||
REM | REM | ||||
REM Generated by Vivado on Fri May 13 13:48:23 +0200 2022 | |||||
REM Generated by Vivado on Wed May 18 20:51:57 +0200 2022 | |||||
REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
REM | REM | ||||
REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | ||||
REM | REM | ||||
REM **************************************************************************** | REM **************************************************************************** | ||||
REM elaborate design | REM elaborate design | ||||
echo "xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L ieee_proposed -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
call xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L ieee_proposed -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
echo "xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
call xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
if "%errorlevel%"=="0" goto SUCCESS | if "%errorlevel%"=="0" goto SUCCESS | ||||
if "%errorlevel%"=="1" goto END | if "%errorlevel%"=="1" goto END | ||||
:END | :END |
Vivado Simulator v2021.2 | Vivado Simulator v2021.2 | ||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | ||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L ieee_proposed -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | Using 2 slave threads. | ||||
Starting static elaboration | Starting static elaboration | ||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:67] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:68] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:69] | |||||
Completed static elaboration | Completed static elaboration | ||||
Starting simulation data flow analysis | Starting simulation data flow analysis | ||||
ERROR: [XSIM 43-3294] Signal EXCEPTION_ACCESS_VIOLATION received. | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav |
} | } | ||||
} | } | ||||
run 5 s | |||||
run 10 s |
REM Simulator : Xilinx Vivado Simulator | REM Simulator : Xilinx Vivado Simulator | ||||
REM Description : Script for simulating the design by launching the simulator | REM Description : Script for simulating the design by launching the simulator | ||||
REM | REM | ||||
REM Generated by Vivado on Fri May 13 12:56:57 +0200 2022 | |||||
REM Generated by Vivado on Wed May 18 20:52:00 +0200 2022 | |||||
REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
REM | REM | ||||
REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 |
--incr --debug "typical" --relax --mt "2" -L "xil_defaultlib" -L "ieee_proposed" -L "secureip" -L "xpm" --snapshot "pwm_test_db_behav" "xil_defaultlib.pwm_test_db" -log "elaborate.log" | |||||
--incr --debug "typical" --relax --mt "2" -L "xil_defaultlib" -L "secureip" -L "xpm" --snapshot "pwm_test_db_behav" "xil_defaultlib.pwm_test_db" -log "elaborate.log" |
#endif | #endif | ||||
typedef void (*funcp)(char *, char *); | typedef void (*funcp)(char *, char *); | ||||
extern int main(int, char**); | extern int main(int, char**); | ||||
IKI_DLLESPEC extern void execute_51(char*, char *); | |||||
IKI_DLLESPEC extern void execute_52(char*, char *); | |||||
IKI_DLLESPEC extern void execute_46(char*, char *); | |||||
IKI_DLLESPEC extern void execute_48(char*, char *); | |||||
IKI_DLLESPEC extern void execute_50(char*, char *); | |||||
IKI_DLLESPEC extern void execute_13(char*, char *); | |||||
IKI_DLLESPEC extern void execute_14(char*, char *); | |||||
IKI_DLLESPEC extern void execute_10(char*, char *); | |||||
IKI_DLLESPEC extern void execute_12(char*, char *); | |||||
IKI_DLLESPEC extern void transaction_0(char*, char*, unsigned, unsigned, unsigned); | IKI_DLLESPEC extern void transaction_0(char*, char*, unsigned, unsigned, unsigned); | ||||
IKI_DLLESPEC extern void vhdl_transfunc_eventcallback(char*, char*, unsigned, unsigned, unsigned, char *); | IKI_DLLESPEC extern void vhdl_transfunc_eventcallback(char*, char*, unsigned, unsigned, unsigned, char *); | ||||
funcp funcTab[7] = {(funcp)execute_51, (funcp)execute_52, (funcp)execute_46, (funcp)execute_48, (funcp)execute_50, (funcp)transaction_0, (funcp)vhdl_transfunc_eventcallback}; | |||||
const int NumRelocateId= 7; | |||||
funcp funcTab[6] = {(funcp)execute_13, (funcp)execute_14, (funcp)execute_10, (funcp)execute_12, (funcp)transaction_0, (funcp)vhdl_transfunc_eventcallback}; | |||||
const int NumRelocateId= 6; | |||||
void relocate(char *dp) | void relocate(char *dp) | ||||
{ | { | ||||
iki_relocate(dp, "xsim.dir/pwm_test_db_behav/xsim.reloc", (void **)funcTab, 7); | |||||
iki_vhdl_file_variable_register(dp + 6536); | |||||
iki_vhdl_file_variable_register(dp + 6592); | |||||
iki_relocate(dp, "xsim.dir/pwm_test_db_behav/xsim.reloc", (void **)funcTab, 6); | |||||
iki_vhdl_file_variable_register(dp + 6736); | |||||
iki_vhdl_file_variable_register(dp + 6792); | |||||
/*Populate the transaction function pointer field in the whole net structure */ | /*Populate the transaction function pointer field in the whole net structure */ |
{ | { | ||||
crc : 2044015283218523224 , | |||||
crc : 5187086932114409812 , | |||||
ccp_crc : 0 , | ccp_crc : 0 , | ||||
cmdline : " --incr --debug typical --relax --mt 2 -L xil_defaultlib -L ieee_proposed -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db" , | |||||
cmdline : " --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db" , | |||||
buildDate : "Oct 19 2021" , | buildDate : "Oct 19 2021" , | ||||
buildTime : "03:16:22" , | buildTime : "03:16:22" , | ||||
linkCmd : "C:\\Xilinx\\Vivado\\2021.2\\data\\..\\tps\\mingw\\6.2.0\\win64.o\\nt\\bin\\gcc.exe -Wa,-W -O -Wl,--stack,104857600 -o \"xsim.dir/pwm_test_db_behav/xsimk.exe\" \"xsim.dir/pwm_test_db_behav/obj/xsim_0.win64.obj\" \"xsim.dir/pwm_test_db_behav/obj/xsim_1.win64.obj\" -L\"C:\\Xilinx\\Vivado\\2021.2\\lib\\win64.o\" -lrdi_simulator_kernel -lrdi_simbridge_kernel" , | linkCmd : "C:\\Xilinx\\Vivado\\2021.2\\data\\..\\tps\\mingw\\6.2.0\\win64.o\\nt\\bin\\gcc.exe -Wa,-W -O -Wl,--stack,104857600 -o \"xsim.dir/pwm_test_db_behav/xsimk.exe\" \"xsim.dir/pwm_test_db_behav/obj/xsim_0.win64.obj\" \"xsim.dir/pwm_test_db_behav/obj/xsim_1.win64.obj\" -L\"C:\\Xilinx\\Vivado\\2021.2\\lib\\win64.o\" -lrdi_simulator_kernel -lrdi_simbridge_kernel" , |
Running: xsim.dir/pwm_test_db_behav/xsimk.exe -simmode gui -wdb pwm_test_db_behav.wdb -simrunnum 0 -socket 53693 | |||||
Running: xsim.dir/pwm_test_db_behav/xsimk.exe -simmode gui -wdb pwm_test_db_behav.wdb -simrunnum 0 -socket 51353 | |||||
Design successfully loaded | Design successfully loaded | ||||
Design Loading Memory Usage: 7256 KB (Peak: 7256 KB) | |||||
Design Loading CPU Usage: 15 ms | |||||
Simulation completed | |||||
Simulation Memory Usage: 7792 KB (Peak: 7792 KB) | |||||
Simulation CPU Usage: 15 ms | |||||
Design Loading Memory Usage: 7312 KB (Peak: 7312 KB) | |||||
Design Loading CPU Usage: 0 ms |
2020.2 | 2020.2 | ||||
Oct 19 2021 | Oct 19 2021 | ||||
03:16:22 | 03:16:22 | ||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd,1652442389,vhdl,,,,pwm_test_db,,,,,,,, | |||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd,1651498208,vhdl,,,,pt1,,,,,,,, | |||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd,1652437038,vhdl,,,,regler,,,,,,,, | |||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/wendeTangente.vhd,1652437027,vhdl,,,,wendetangente,,,,,,,, | |||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd,1652899813,vhdl,,,,pwm_test_db,,,,,,,, | |||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd,1652899751,vhdl,,,,pt1,,,,,,,, | |||||
C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd,1652899626,vhdl,,,,regler,,,,,,,, |
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' |
library IEEE; | library IEEE; | ||||
use IEEE.STD_LOGIC_1164.ALL; | use IEEE.STD_LOGIC_1164.ALL; | ||||
library ieee_proposed; | |||||
use ieee_proposed.fixed_pkg.all; | |||||
--use IEEE.STD_LOGIC_1164.ALL; | --use IEEE.STD_LOGIC_1164.ALL; | ||||
Port ( clk : in STD_LOGIC; --Clk -> Gibt Abtastzeit vor | Port ( clk : in STD_LOGIC; --Clk -> Gibt Abtastzeit vor | ||||
w : in integer := 0; --Sollwert | w : in integer := 0; --Sollwert | ||||
y : in integer := 0; --Istwert | y : in integer := 0; --Istwert | ||||
u : inout integer := 0); --Stellgöße | |||||
u : inout integer := 0; --Stellgöße | |||||
KR : in integer := 1; -- Verstärkung | |||||
T : in integer := 1000; -- Abtastzeit in us | |||||
TV : integer := 0; -- Vorhaltezeit für Differenzierer interesannt | |||||
TN : in integer := 1); -- Nachstellzeit | |||||
end component; | end component; | ||||
component pt1 is | component pt1 is | ||||
Port ( clk : in STD_LOGIC; | Port ( clk : in STD_LOGIC; | ||||
u : in integer; | u : in integer; | ||||
y : inout integer); | |||||
y : inout integer := 0; -- muss vielleicht initalisiert werden vorher!? | |||||
a : in integer :=1; | |||||
k : in integer := 1); | |||||
end component; | end component; | ||||
component wendeTangente is | |||||
Port ( a : in sfixed (7 downto -6); -- 14 Bit breit, 6 Nachkommastellen | |||||
b : in sfixed (7 downto -6); | |||||
c : out sfixed (7 downto -6)); | |||||
end component; | |||||
signal clk : std_logic := '0'; | signal clk : std_logic := '0'; | ||||
signal clk_100 : std_logic := '0'; | signal clk_100 : std_logic := '0'; | ||||
signal cnt : integer := 0; | signal cnt : integer := 0; | ||||
signal risingEdge : std_logic := '0'; | signal risingEdge : std_logic := '0'; | ||||
--Streckenparameter | |||||
signal a : integer := 1; | |||||
signal k : integer := 1; | |||||
--Reglerparameter | |||||
signal KR : integer := 1; -- Verstärkung | |||||
signal T : integer := 1000; -- Abtastzeit in ns = 1ms = 1000000ns | |||||
signal TV : integer := 0; -- Vorhaltezeit für Differenzierer interesannt | |||||
signal TN : integer := 10; -- Nachstellzeit | |||||
--wendetangenten test | |||||
signal a : sfixed(7 downto -6) := to_sfixed (-3.125, 7, -6); | |||||
signal b : sfixed(7 downto -6) := to_sfixed (5.1111, 7, -6); | |||||
signal c : sfixed(7 downto -6); | |||||
begin | begin | ||||
clk => clk, | clk => clk, | ||||
w => w, | w => w, | ||||
y => y, | y => y, | ||||
u => u | |||||
u => u, | |||||
KR => KR, | |||||
T => T, | |||||
TV => TV, | |||||
TN => TN | |||||
); | ); | ||||
uut_pt1: pt1 PORT MAP ( | uut_pt1: pt1 PORT MAP ( | ||||
y => y | y => y | ||||
); | ); | ||||
uutWendeTangente: wendeTangente PORT MAP( | |||||
a => a, | |||||
b => b, | |||||
c => c | |||||
); | |||||
--generate clock | --generate clock | ||||
clk <= not clk after 5 us; | clk <= not clk after 5 us; | ||||
process | process | ||||
begin | begin | ||||
w <= 1000000; | |||||
w <= 100000; | |||||
-- if rising_edge(clk) and ( cnt >= 100) then | -- if rising_edge(clk) and ( cnt >= 100) then | ||||
-- clk_100 <= not clk_100; | -- clk_100 <= not clk_100; | ||||
cnt <= cnt+1; | cnt <= cnt+1; | ||||
risingEdge <= '1'; | risingEdge <= '1'; | ||||
clk_100 <= '0'; | clk_100 <= '0'; | ||||
--a <= a + to_sfixed(1.111, 7, -6); | |||||
end if; | end if; | ||||
if clk = '0' then | if clk = '0' then |
Port ( | Port ( | ||||
clk : in STD_LOGIC; | clk : in STD_LOGIC; | ||||
u : in integer := 0; | u : in integer := 0; | ||||
y : inout integer := 0); -- muss vielleicht initalisiert werden vorher!? | |||||
y : inout integer := 0; -- muss vielleicht initalisiert werden vorher!? | |||||
a : in integer := 1; | |||||
k : in integer := 1); | |||||
end pt1; | end pt1; | ||||
architecture Behavioral of pt1 is | architecture Behavioral of pt1 is | ||||
signal stepWidth : integer := 10000; -- in ns -> 10 us später berechnet aus Clk und Prescaler | |||||
signal stepWidth : integer := 10; -- in us -> 10 us später berechnet aus Clk und Prescaler | |||||
signal prescaler : integer := 1000000; -- prescaler für Zeit | |||||
-- Konstanten Streckenparameter | -- Konstanten Streckenparameter | ||||
signal a : integer := 1; | |||||
signal k : integer := 2; | |||||
--signal a : integer := 1; | |||||
--signal k : integer := 1; | |||||
-- signal u : integer := 100000; -- Eingangswert Strecke jetzt u aus port | -- signal u : integer := 100000; -- Eingangswert Strecke jetzt u aus port |
Port ( clk : in STD_LOGIC; --Clk -> Gibt abtastzeit vor | Port ( clk : in STD_LOGIC; --Clk -> Gibt abtastzeit vor | ||||
w : in integer := 0; --Sollwert | w : in integer := 0; --Sollwert | ||||
y : in integer := 0; --Istwert | y : in integer := 0; --Istwert | ||||
u : inout integer := 0); --Stellgöße | |||||
u : inout integer := 0; --Stellgöße | |||||
KR : in integer := 1; -- Verstärkung | |||||
T : in integer := 1000; -- Abtastzeit in us | |||||
TV : integer := 0; -- Vorhaltezeit für Differenzierer interesannt | |||||
TN : in integer := 1); -- Nachstellzeit | |||||
end regler; | end regler; | ||||
architecture Behavioral of regler is | architecture Behavioral of regler is | ||||
--signal stepWidth : integer := 1; -- 10 us später berechnet aus Clk und Prescaler | --signal stepWidth : integer := 1; -- 10 us später berechnet aus Clk und Prescaler | ||||
signal prescaler : integer :=1000000; -- prescaler für Zeit | |||||
-- Parameter aus Sprungantwort etc. | -- Parameter aus Sprungantwort etc. | ||||
signal KR : integer := 1; -- Verstärkung | |||||
signal T : integer := 1; -- Abtastzeit in ns = 1ms = 1000000ns | |||||
signal TV : integer := 0; -- Vorhaltezeit für Differenzierer interesannt | |||||
signal TN : integer := 10; -- Nachstellzeit | |||||
--signal KR : integer := 1; -- Verstärkung | |||||
--signal T : integer := 1000; -- Abtastzeit in ns = 1ms = 1000000ns | |||||
--signal TV : integer := 0; -- Vorhaltezeit für Differenzierer interesannt | |||||
--signal TN : integer := 10; -- Nachstellzeit | |||||
-- Konstanten Reglerparameter | -- Konstanten Reglerparameter | ||||
--signal a1 : integer ; | --signal a1 : integer ; | ||||
signal e_k2 : integer := 0; -- vorletzte "" | signal e_k2 : integer := 0; -- vorletzte "" | ||||
signal I_k : integer := 0; -- I-Anteil | |||||
-- signal u : integer := 100000; -- Eingangswert Strecke | -- signal u : integer := 100000; -- Eingangswert Strecke | ||||
--signal x : integer := 0; -- Ausgangssignal Strecke -> Stellgröße | --signal x : integer := 0; -- Ausgangssignal Strecke -> Stellgröße | ||||
process(clk) | process(clk) | ||||
variable e_k : integer; | |||||
variable e_k : integer := 0; -- aktuelle Reglerabweichung | |||||
--variable I_k : integer := 0; -- I-Anteil | |||||
--variable I_k1 : integer := 0; -- letzer I-Anteil | |||||
begin | begin | ||||
-- b1 <= -KR *(1 - T / TN + 2 * TV / T ); | -- b1 <= -KR *(1 - T / TN + 2 * TV / T ); | ||||
-- b2 <= KR * TV/T; | -- b2 <= KR * TV/T; | ||||
--u <= e; -- Regler überbrücken! | |||||
e_k := w - y; --Reglerdifferenzbilden | |||||
u <= (a1*u+b0*e_k+b1*e_k1+b2*e_k2)/1000; --Stellgröße u berechnen | |||||
e_k2 <= e_k1; | |||||
e_k1 <= e_k; | |||||
e_k := w - y; --Reglerdifferenzbilden | |||||
-- PID-Regler --------------------------------------- | |||||
--u <= (a1*u+b0*e_k+b1*e_k1+b2*e_k2)/1000; --Stellgröße u berechnen, PID-Regler | |||||
--e_k2 <= e_k1; | |||||
--e_k1 <= e_k; | |||||
-- PI-Regler ---------------------------------------- | |||||
I_k <= I_k + T * 1 / TN * e_k / prescaler; -- I-Anteil berechnen | |||||
u <= KR * e_k + I_k; | |||||
----------------------------------------------------- | |||||
--u <= w; -- Regler überbrücken! | |||||
end if; | end if; | ||||
end process; | end process; |
---------------------------------------------------------------------------------- | |||||
---------------------------------------------------------------------------------- | |||||
library IEEE; | |||||
use IEEE.STD_LOGIC_1164.ALL; | |||||
library ieee_proposed; | |||||
use ieee_proposed.fixed_pkg.all; | |||||
--use IEEE.NUMERIC_STD.ALL; | |||||
--library UNISIM; | |||||
--use UNISIM.VComponents.all; | |||||
entity wendeTangente is | |||||
Port ( a : in sfixed (7 downto -6); -- 14 Bit breit, 6 Nachkommastellen | |||||
b : in sfixed (7 downto -6); | |||||
c : out sfixed (7 downto -6)); | |||||
end wendeTangente; | |||||
architecture Behavioral of wendeTangente is | |||||
--signal a, b, c : sfixed (7 downto -6); -- 14 Bit breit, 6 Nachkommastellen | |||||
begin | |||||
process(a,b) | |||||
begin | |||||
c <= a+b; | |||||
end process; | |||||
end Behavioral; |
<Option Name="IPStaticSourceDir" Val="$PIPUSERFILESDIR/ipstatic"/> | <Option Name="IPStaticSourceDir" Val="$PIPUSERFILESDIR/ipstatic"/> | ||||
<Option Name="EnableBDX" Val="FALSE"/> | <Option Name="EnableBDX" Val="FALSE"/> | ||||
<Option Name="DSABoardId" Val="zybo-z7-10"/> | <Option Name="DSABoardId" Val="zybo-z7-10"/> | ||||
<Option Name="WTXSimLaunchSim" Val="119"/> | |||||
<Option Name="WTXSimLaunchSim" Val="135"/> | |||||
<Option Name="WTModelSimLaunchSim" Val="0"/> | <Option Name="WTModelSimLaunchSim" Val="0"/> | ||||
<Option Name="WTQuestaLaunchSim" Val="0"/> | <Option Name="WTQuestaLaunchSim" Val="0"/> | ||||
<Option Name="WTIesLaunchSim" Val="0"/> | <Option Name="WTIesLaunchSim" Val="0"/> | ||||
<Attr Name="UsedIn" Val="simulation"/> | <Attr Name="UsedIn" Val="simulation"/> | ||||
</FileInfo> | </FileInfo> | ||||
</File> | </File> | ||||
<File Path="$PSRCDIR/sources_1/new/wendeTangente.vhd"> | |||||
<FileInfo> | |||||
<Attr Name="AutoDisabled" Val="1"/> | |||||
<Attr Name="UsedIn" Val="synthesis"/> | |||||
<Attr Name="UsedIn" Val="simulation"/> | |||||
</FileInfo> | |||||
</File> | |||||
<File Path="$PSRCDIR/sources_1/imports/fixedPoint/fixed_pkg.vhdl"> | <File Path="$PSRCDIR/sources_1/imports/fixedPoint/fixed_pkg.vhdl"> | ||||
<FileInfo SFType="VHDL2008"> | <FileInfo SFType="VHDL2008"> | ||||
<Attr Name="Library" Val="ieee_proposed"/> | <Attr Name="Library" Val="ieee_proposed"/> | ||||
<Option Name="PamPseudoTop" Val="pseudo_tb"/> | <Option Name="PamPseudoTop" Val="pseudo_tb"/> | ||||
<Option Name="SrcSet" Val="sources_1"/> | <Option Name="SrcSet" Val="sources_1"/> | ||||
<Option Name="XSimWcfgFile" Val="$PPRDIR/pwm_test_db_func_synth.wcfg"/> | <Option Name="XSimWcfgFile" Val="$PPRDIR/pwm_test_db_func_synth.wcfg"/> | ||||
<Option Name="xsim.simulate.runtime" Val="5 s"/> | |||||
<Option Name="xsim.simulate.runtime" Val="10 s"/> | |||||
</Config> | </Config> | ||||
</FileSet> | </FileSet> | ||||
<FileSet Name="utils_1" Type="Utils" RelSrcDir="$PSRCDIR/utils_1" RelGenDir="$PGENDIR/utils_1"> | <FileSet Name="utils_1" Type="Utils" RelSrcDir="$PSRCDIR/utils_1" RelGenDir="$PGENDIR/utils_1"> | ||||
<Runs Version="1" Minor="15"> | <Runs Version="1" Minor="15"> | ||||
<Run Id="synth_1" Type="Ft3:Synth" SrcSet="sources_1" Part="xc7z010clg400-1" ConstrsSet="constrs_1" Description="Vivado Synthesis Defaults" AutoIncrementalCheckpoint="true" IncrementalCheckpoint="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp" WriteIncrSynthDcp="false" State="current" Dir="$PRUNDIR/synth_1" IncludeInArchive="true" IsChild="false" AutoIncrementalDir="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1"> | <Run Id="synth_1" Type="Ft3:Synth" SrcSet="sources_1" Part="xc7z010clg400-1" ConstrsSet="constrs_1" Description="Vivado Synthesis Defaults" AutoIncrementalCheckpoint="true" IncrementalCheckpoint="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp" WriteIncrSynthDcp="false" State="current" Dir="$PRUNDIR/synth_1" IncludeInArchive="true" IsChild="false" AutoIncrementalDir="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1"> | ||||
<Strategy Version="1" Minor="2"> | <Strategy Version="1" Minor="2"> | ||||
<StratHandle Name="Vivado Synthesis Defaults" Flow="Vivado Synthesis 2021"/> | |||||
<StratHandle Name="Vivado Synthesis Defaults" Flow="Vivado Synthesis 2021"> | |||||
<Desc>Vivado Synthesis Defaults</Desc> | |||||
</StratHandle> | |||||
<Step Id="synth_design"/> | <Step Id="synth_design"/> | ||||
</Strategy> | </Strategy> | ||||
<GeneratedRun Dir="$PRUNDIR" File="gen_run.xml"/> | <GeneratedRun Dir="$PRUNDIR" File="gen_run.xml"/> | ||||
</Run> | </Run> | ||||
<Run Id="impl_1" Type="Ft2:EntireDesign" Part="xc7z010clg400-1" ConstrsSet="constrs_1" Description="Default settings for Implementation." AutoIncrementalCheckpoint="false" WriteIncrSynthDcp="false" State="current" SynthRun="synth_1" IncludeInArchive="true" IsChild="false" GenFullBitstream="true" AutoIncrementalDir="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/impl_1"> | <Run Id="impl_1" Type="Ft2:EntireDesign" Part="xc7z010clg400-1" ConstrsSet="constrs_1" Description="Default settings for Implementation." AutoIncrementalCheckpoint="false" WriteIncrSynthDcp="false" State="current" SynthRun="synth_1" IncludeInArchive="true" IsChild="false" GenFullBitstream="true" AutoIncrementalDir="$PPRDIR/../../../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/impl_1"> | ||||
<Strategy Version="1" Minor="2"> | <Strategy Version="1" Minor="2"> | ||||
<StratHandle Name="Vivado Implementation Defaults" Flow="Vivado Implementation 2021"/> | |||||
<StratHandle Name="Vivado Implementation Defaults" Flow="Vivado Implementation 2021"> | |||||
<Desc>Default settings for Implementation.</Desc> | |||||
</StratHandle> | |||||
<Step Id="init_design"/> | <Step Id="init_design"/> | ||||
<Step Id="opt_design"/> | <Step Id="opt_design"/> | ||||
<Step Id="power_opt_design"/> | <Step Id="power_opt_design"/> |
</db_ref> | </db_ref> | ||||
</db_ref_list> | </db_ref_list> | ||||
<zoom_setting> | <zoom_setting> | ||||
<ZoomStartTime time="0.000000000 ms"></ZoomStartTime> | |||||
<ZoomEndTime time="2,416.176243694 ms"></ZoomEndTime> | |||||
<Cursor1Time time="0.000000000 ms"></Cursor1Time> | |||||
<ZoomStartTime time="0.000000000000 s"></ZoomStartTime> | |||||
<ZoomEndTime time="82.100000000001 s"></ZoomEndTime> | |||||
<Cursor1Time time="5.000000000000 s"></Cursor1Time> | |||||
</zoom_setting> | </zoom_setting> | ||||
<column_width_setting> | <column_width_setting> | ||||
<NameColumnWidth column_width="136"></NameColumnWidth> | <NameColumnWidth column_width="136"></NameColumnWidth> | ||||
<ValueColumnWidth column_width="82"></ValueColumnWidth> | |||||
<ValueColumnWidth column_width="74"></ValueColumnWidth> | |||||
</column_width_setting> | </column_width_setting> | ||||
<WVObjectSize size="8" /> | |||||
<WVObjectSize size="5" /> | |||||
<wvobject fp_name="/pwm_test_db/clk" type="logic"> | <wvobject fp_name="/pwm_test_db/clk" type="logic"> | ||||
<obj_property name="ElementShortName">clk</obj_property> | <obj_property name="ElementShortName">clk</obj_property> | ||||
<obj_property name="ObjectShortName">clk</obj_property> | <obj_property name="ObjectShortName">clk</obj_property> | ||||
<obj_property name="AnalogYRRangeMax">0</obj_property> | <obj_property name="AnalogYRRangeMax">0</obj_property> | ||||
<obj_property name="CustomSignalColor">#00FF00</obj_property> | <obj_property name="CustomSignalColor">#00FF00</obj_property> | ||||
<obj_property name="UseCustomSignalColor">true</obj_property> | <obj_property name="UseCustomSignalColor">true</obj_property> | ||||
<obj_property name="CellHeight">150</obj_property> | |||||
<obj_property name="CellHeight">100</obj_property> | |||||
<obj_property name="Radix">SIGNEDDECRADIX</obj_property> | <obj_property name="Radix">SIGNEDDECRADIX</obj_property> | ||||
<obj_property name="AnalogInterpolation">ANALOG_INTERPOLATION_LINEAR</obj_property> | <obj_property name="AnalogInterpolation">ANALOG_INTERPOLATION_LINEAR</obj_property> | ||||
<obj_property name="AnalogOffscale">ANALOG_OFFSCALE_HIDE</obj_property> | <obj_property name="AnalogOffscale">ANALOG_OFFSCALE_HIDE</obj_property> | ||||
<obj_property name="ElementShortName">cnt</obj_property> | <obj_property name="ElementShortName">cnt</obj_property> | ||||
<obj_property name="ObjectShortName">cnt</obj_property> | <obj_property name="ObjectShortName">cnt</obj_property> | ||||
</wvobject> | </wvobject> | ||||
<wvobject fp_name="/pwm_test_db/uutWendeTangente/a" type="array"> | |||||
<obj_property name="ElementShortName">a[7:-6]</obj_property> | |||||
<obj_property name="ObjectShortName">a[7:-6]</obj_property> | |||||
<obj_property name="Radix">REALRADIX</obj_property> | |||||
<obj_property name="radix_realType">SIGNEDFIXEDPOINTRADIX</obj_property> | |||||
<obj_property name="radix_fractionWidth">28</obj_property> | |||||
<obj_property name="radix_otherWidth">0</obj_property> | |||||
</wvobject> | |||||
<wvobject fp_name="/pwm_test_db/uutWendeTangente/b" type="array"> | |||||
<obj_property name="ElementShortName">b[7:-6]</obj_property> | |||||
<obj_property name="ObjectShortName">b[7:-6]</obj_property> | |||||
<obj_property name="Radix">REALRADIX</obj_property> | |||||
<obj_property name="radix_realType">SIGNEDFIXEDPOINTRADIX</obj_property> | |||||
<obj_property name="radix_fractionWidth">28</obj_property> | |||||
<obj_property name="radix_otherWidth">0</obj_property> | |||||
</wvobject> | |||||
<wvobject fp_name="/pwm_test_db/uutWendeTangente/c" type="array"> | |||||
<obj_property name="ElementShortName">c[7:-6]</obj_property> | |||||
<obj_property name="ObjectShortName">c[7:-6]</obj_property> | |||||
<obj_property name="Radix">REALRADIX</obj_property> | |||||
<obj_property name="radix_realType">SIGNEDFIXEDPOINTRADIX</obj_property> | |||||
<obj_property name="radix_fractionWidth">28</obj_property> | |||||
<obj_property name="radix_otherWidth">0</obj_property> | |||||
</wvobject> | |||||
</wave_config> | </wave_config> |
# Vivado v2021.2 (64-bit) | # Vivado v2021.2 (64-bit) | ||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | # SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | # IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | ||||
# Start of session at: Fri May 13 14:02:42 2022 | |||||
# Process ID: 17732 | |||||
# Start of session at: Wed May 18 19:29:49 2022 | |||||
# Process ID: 18960 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | # Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | ||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent18808 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\Git_Projekte\FPGA_Projekt_Regler\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent3712 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\Git_Projekte\FPGA_Projekt_Regler\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | # Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | ||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | # Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | ||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | # Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | ||||
start_gui | start_gui | ||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | ||||
update_compile_order -fileset sources_1 | update_compile_order -fileset sources_1 | ||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
set_property -name {xsim.simulate.runtime} -value {10 s} -objects [get_filesets sim_1] | |||||
save_wave_config {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl |
# Vivado v2021.2 (64-bit) | # Vivado v2021.2 (64-bit) | ||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | # SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | # IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | ||||
# Start of session at: Fri May 13 14:02:42 2022 | |||||
# Process ID: 17732 | |||||
# Start of session at: Wed May 18 19:29:49 2022 | |||||
# Process ID: 18960 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | # Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | ||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent18808 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\Git_Projekte\FPGA_Projekt_Regler\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent3712 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\Git_Projekte\FPGA_Projekt_Regler\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | # Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | ||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | # Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | ||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | # Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | ||||
INFO: [IP_Flow 19-234] Refreshing IP repositories | INFO: [IP_Flow 19-234] Refreshing IP repositories | ||||
INFO: [IP_Flow 19-1704] No user IP repositories specified | INFO: [IP_Flow 19-1704] No user IP repositories specified | ||||
INFO: [IP_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2021.2/data/ip'. | INFO: [IP_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2021.2/data/ip'. | ||||
open_project: Time (s): cpu = 00:00:27 ; elapsed = 00:00:11 . Memory (MB): peak = 1591.184 ; gain = 0.000 | |||||
open_project: Time (s): cpu = 00:00:30 ; elapsed = 00:00:12 . Memory (MB): peak = 1251.465 ; gain = 0.000 | |||||
update_compile_order -fileset sources_1 | update_compile_order -fileset sources_1 | ||||
exit | |||||
INFO: [Common 17-206] Exiting Vivado at Fri May 13 14:58:35 2022... | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 19:58:12 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '3' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '4' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
xsim: Time (s): cpu = 00:00:10 ; elapsed = 00:00:05 . Memory (MB): peak = 1251.465 ; gain = 0.000 | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:12 ; elapsed = 00:00:13 . Memory (MB): peak = 1251.465 ; gain = 0.000 | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:06 ; elapsed = 00:00:09 . Memory (MB): peak = 1251.465 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:04:35 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '2' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:05 ; elapsed = 00:00:09 . Memory (MB): peak = 1254.031 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:09:08 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
reset_run synth_1 | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:09:25 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:05 ; elapsed = 00:00:09 . Memory (MB): peak = 1255.961 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:13:37 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:05 ; elapsed = 00:00:09 . Memory (MB): peak = 1257.480 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:15:34 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:08 . Memory (MB): peak = 1257.480 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:19:22 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:08 . Memory (MB): peak = 1257.480 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:22:54 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:09 . Memory (MB): peak = 1257.480 ; gain = 0.000 | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:05 ; elapsed = 00:00:08 . Memory (MB): peak = 1257.480 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:30:29 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:09 . Memory (MB): peak = 1295.145 ; gain = 20.746 | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:04 ; elapsed = 00:00:08 . Memory (MB): peak = 1295.742 ; gain = 0.598 | |||||
set_property -name {xsim.simulate.runtime} -value {10 s} -objects [get_filesets sim_1] | |||||
save_wave_config {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
INFO: [XSIM 43-4323] No Change in HDL. Linking previously generated obj files to create kernel | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '2' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 10 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 10 s | |||||
launch_simulation: Time (s): cpu = 00:00:08 ; elapsed = 00:00:10 . Memory (MB): peak = 1320.121 ; gain = 0.000 | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:65] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 10 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 10 s | |||||
launch_simulation: Time (s): cpu = 00:00:05 ; elapsed = 00:00:10 . Memory (MB): peak = 1381.312 ; gain = 25.016 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 18 20:50:45 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:67] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:68] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:69] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 10 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 10 s | |||||
launch_simulation: Time (s): cpu = 00:00:05 ; elapsed = 00:00:10 . Memory (MB): peak = 1388.887 ; gain = 7.539 |
#----------------------------------------------------------- | |||||
# Vivado v2021.2 (64-bit) | |||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||||
# Start of session at: Wed May 4 17:59:18 2022 | |||||
# Process ID: 14848 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent18128 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | |||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | |||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | |||||
#----------------------------------------------------------- | |||||
start_gui | |||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | |||||
update_compile_order -fileset sources_1 | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
close_sim |
#----------------------------------------------------------- | |||||
# Vivado v2021.2 (64-bit) | |||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||||
# Start of session at: Wed May 11 13:29:39 2022 | |||||
# Process ID: 16520 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent13076 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | |||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | |||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | |||||
#----------------------------------------------------------start_gui | |||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | |||||
r | |||||
update_compile_order -fileset sources_1 | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
wait_on_run synth_1 | |||||
close_sim | |||||
launch_simulation | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
close_sim |
#----------------------------------------------------------- | |||||
# Vivado v2021.2 (64-bit) | |||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||||
# Start of session at: Wed May 11 13:29:39 2022 | |||||
# Process ID: 16520 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent13076 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | |||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | |||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | |||||
#----------------------------------------------------------start_gui | |||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | |||||
INFO: [ProjectBase 1-489] The host OS only allows 260 characters in a normal path. The project is stored in a path with more than 80 characters. If you experience issues with IP, Block Designs, or files not being found, please consider moving the project to a location with a shorter path. Alternately consider using the OS subst command to map part of the path to a drive letter. | |||||
Current project path is 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim' | |||||
' | |||||
WARNING: [Board 49-26] cannot add Board Part digilentinc.com:genesys2:part0:1.1 available at C:/Xilinx/Vivado/2021.2/data/boards/board_files/genesys2/H/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part digilentinc.com:sword:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/boards/board_files/sword/C.0/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:kc705:part0:1.6 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/kc705/1.6/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:kcu105:part0:1.6 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/kcu105/1.6/board.xml as part xcku040-ffva1156-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:kcu105:part0:1.7 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/kcu105/1.7/board.xml as part xcku040-ffva1156-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:kcu1500:part0:1.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/kcu1500/1.2/board.xml as part xcku115-flvb2104-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vc707:part0:1.4 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vc707/1.4/board.xml as part xc7vx485tffg1761-2 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vc709:part0:1.8 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vc709/1.8/board.xml as part xc7vx690tffg1761-2 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vck190:part0:2.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vck190/production/2.2/board.xml as part xcvc1902-vsva2197-2mp-e-s specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vck190_es:part0:1.3 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vck190/es/1.3/board.xml as part xcvc1902-vsva2197-2mp-e-s-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu108:part0:1.6 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu108/1.6/board.xml as part xcvu095-ffva2104-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu108:part0:1.7 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu108/1.7/board.xml as part xcvu095-ffva2104-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu110:part0:1.4 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu110/1.4/board.xml as part xcvu190-flgc2104-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu118:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu118/2.0/board.xml as part xcvu9p-flga2104-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu118:part0:2.3 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu118/2.3/board.xml as part xcvu9p-flga2104-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu118:part0:2.4 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu118/2.4/board.xml as part xcvu9p-flga2104-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu128:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu128/production/1.0/board.xml as part xcvu37p-fsvh2892-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu129:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu129/production/1.0/board.xml as part xcvu29p-fsga2577-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vcu1525:part0:1.3 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vcu1525/1.3/board.xml as part xcvu9p-fsgd2104-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vermeo_t1_mpsoc:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vermeo_t1_mpsoc/1.0/board.xml as part xczu19eg-ffvd1760-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vermeo_t1_rfsoc:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vermeo_t1_rfsoc/1.0/board.xml as part xczu21dr-ffvd1156-2l-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vmk180:part0:2.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vmk180/production/2.2/board.xml as part xcvm1802-vsva2197-2mp-e-s specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vmk180_es:part0:1.3 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vmk180/es/1.3/board.xml as part xcvm1802-vsva2197-2mp-e-s-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:vpk120_es:part0:1.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/vpk120/es/1.2/board.xml as part xcvp1202-vsva2785-2mp-e-s-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zc706:part0:1.4 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zc706/1.4/board.xml as part xc7z045ffg900-2 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu102:part0:3.3 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu102/3.3/board.xml as part xczu9eg-ffvb1156-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu102:part0:3.4 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu102/3.4/board.xml as part xczu9eg-ffvb1156-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu111:part0:1.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu111/1.2/board.xml as part xczu28dr-ffvg1517-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu111:part0:1.3 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu111/1.3/board.xml as part xczu28dr-ffvg1517-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu111:part0:1.4 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu111/1.4/board.xml as part xczu28dr-ffvg1517-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu1275:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu1275/1.0/board.xml as part xczu29dr-ffvf1760-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu1285:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu1285/1.0/board.xml as part xczu39dr-ffvf1760-2-i specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu208:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu208/production/2.0/board.xml as part xczu48dr-fsvg1517-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu208_es:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu208/es/1.0/board.xml as part xczu48dr-fsvg1517-2-e-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu208_es:part0:1.1 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu208/es/1.1/board.xml as part xczu48dr-fsvg1517-2-e-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu208_es:part0:1.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu208/es/1.2/board.xml as part xczu48dr-fsvg1517-2-e-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu208ld:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu208ld/production/2.0/board.xml as part xczu58dr-fsvg1517-2-i specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu208ld_es:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu208ld/es/1.0/board.xml as part xczu58dr-fsvg1517-2-i-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216/production/2.0/board.xml as part xczu49dr-ffvf1760-2-e specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216_es:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216/es/1.0/board.xml as part xczu49dr-ffvf1760-2-e-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216_es:part0:1.1 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216/es/1.1/board.xml as part xczu49dr-ffvf1760-2-e-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216_es:part0:1.2 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216/es/1.2/board.xml as part xczu49dr-ffvf1760-2-e-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216ld:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216ld/production/2.0/board.xml as part xczu59dr-ffvf1760-2-i specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216ld_es:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216ld/es/1.0/board.xml as part xczu59dr-ffvf1760-2-i-es1 specified in board_part file is either invalid or not available | |||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu670:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu670/1.0/board.xml as part xczu67dr-fsve1156-2-i specified in board_part file is either invalid or not available | |||||
INFO: [filemgmt 56-3] Default IP Output Path : Could not find the directory 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1'. | |||||
INFO: [BD 41-2613] The output directory c:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1/bd/design_1 for design_1 cannot be found. | |||||
Scanning sources... | |||||
Finished scanning sources | |||||
INFO: [IP_Flow 19-234] Refreshing IP repositories | |||||
INFO: [IP_Flow 19-1704] No user IP repositories specified | |||||
INFO: [IP_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2021.2/data/ip'. | |||||
open_project: Time (s): cpu = 00:00:43 ; elapsed = 00:00:21 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
update_compile_order -fileset sources_1 | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '3' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
run_program: Time (s): cpu = 00:00:00 ; elapsed = 00:00:07 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '7' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
xsim: Time (s): cpu = 00:00:10 ; elapsed = 00:00:06 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:13 ; elapsed = 00:00:18 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 11 14:33:13 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '3' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '4' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:06 ; elapsed = 00:00:11 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 11 14:37:39 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '3' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '4' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:06 ; elapsed = 00:00:11 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
reset_run synth_1 | |||||
INFO: [Project 1-1161] Replacing file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp with file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. Failed to delete one or more files in run directory C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 11 14:51:19 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '3' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '3' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:06 ; elapsed = 00:00:12 . Memory (MB): peak = 1254.160 ; gain = 0.000 | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
exit | |||||
INFO: [Common 17-206] Exiting Vivado at Wed May 11 14:59:27 2022... |
#----------------------------------------------------------- | |||||
# Vivado v2021.2 (64-bit) | |||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||||
# Start of session at: Fri May 13 14:02:42 2022 | |||||
# Process ID: 17732 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent18808 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\Git_Projekte\FPGA_Projekt_Regler\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | |||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | |||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | |||||
#----------------------------------------------------------- | |||||
start_gui | |||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | |||||
update_compile_order -fileset sources_1 |
# Vivado v2021.2 (64-bit) | # Vivado v2021.2 (64-bit) | ||||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | # SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | ||||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | # IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | ||||
# Start of session at: Wed May 4 17:59:18 2022 | |||||
# Process ID: 14848 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent18128 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | |||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | |||||
# Start of session at: Fri May 13 14:02:42 2022 | |||||
# Process ID: 17732 | |||||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim | |||||
# Command line: vivado.exe -gui_launcher_event rodinguilauncherevent18808 C:\Users\Felix\OneDrive\Master\Projektarbeit_FPGA\Programme\Git_Projekte\FPGA_Projekt_Regler\StreckenSim_mitRegler\StreckeSim_counter_working\StreckeSim\Coraz7_Test.xpr | |||||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/vivado.log | |||||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim\vivado.jou | |||||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | # Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | ||||
#----------------------------------------------------------- | #----------------------------------------------------------- | ||||
start_gui | start_gui | ||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | |||||
open_project C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr | |||||
INFO: [ProjectBase 1-489] The host OS only allows 260 characters in a normal path. The project is stored in a path with more than 80 characters. If you experience issues with IP, Block Designs, or files not being found, please consider moving the project to a location with a shorter path. Alternately consider using the OS subst command to map part of the path to a drive letter. | INFO: [ProjectBase 1-489] The host OS only allows 260 characters in a normal path. The project is stored in a path with more than 80 characters. If you experience issues with IP, Block Designs, or files not being found, please consider moving the project to a location with a shorter path. Alternately consider using the OS subst command to map part of the path to a drive letter. | ||||
Current project path is 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim' | |||||
Current project path is 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim' | |||||
WARNING: [Board 49-26] cannot add Board Part digilentinc.com:genesys2:part0:1.1 available at C:/Xilinx/Vivado/2021.2/data/boards/board_files/genesys2/H/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | WARNING: [Board 49-26] cannot add Board Part digilentinc.com:genesys2:part0:1.1 available at C:/Xilinx/Vivado/2021.2/data/boards/board_files/genesys2/H/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | ||||
WARNING: [Board 49-26] cannot add Board Part digilentinc.com:sword:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/boards/board_files/sword/C.0/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | WARNING: [Board 49-26] cannot add Board Part digilentinc.com:sword:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/boards/board_files/sword/C.0/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | ||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:kc705:part0:1.6 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/kc705/1.6/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | WARNING: [Board 49-26] cannot add Board Part xilinx.com:kc705:part0:1.6 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/kc705/1.6/board.xml as part xc7k325tffg900-2 specified in board_part file is either invalid or not available | ||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216ld:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216ld/production/2.0/board.xml as part xczu59dr-ffvf1760-2-i specified in board_part file is either invalid or not available | WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216ld:part0:2.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216ld/production/2.0/board.xml as part xczu59dr-ffvf1760-2-i specified in board_part file is either invalid or not available | ||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216ld_es:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216ld/es/1.0/board.xml as part xczu59dr-ffvf1760-2-i-es1 specified in board_part file is either invalid or not available | WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu216ld_es:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu216ld/es/1.0/board.xml as part xczu59dr-ffvf1760-2-i-es1 specified in board_part file is either invalid or not available | ||||
WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu670:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu670/1.0/board.xml as part xczu67dr-fsve1156-2-i specified in board_part file is either invalid or not available | WARNING: [Board 49-26] cannot add Board Part xilinx.com:zcu670:part0:1.0 available at C:/Xilinx/Vivado/2021.2/data/xhub/boards/XilinxBoardStore/boards/Xilinx/zcu670/1.0/board.xml as part xczu67dr-fsve1156-2-i specified in board_part file is either invalid or not available | ||||
INFO: [Project 1-313] Project file moved from 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim' since last save. | |||||
INFO: [filemgmt 56-2] Default IP Output Path : Could not find the directory 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1', nor could it be found using path 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1'. | |||||
INFO: [BD 41-2613] The output directory c:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1/bd/design_1 for design_1 cannot be found. | |||||
INFO: [filemgmt 56-3] Default IP Output Path : Could not find the directory 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1'. | |||||
INFO: [BD 41-2613] The output directory c:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Git_Projekte/FPGA_Projekt_Regler/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.gen/sources_1/bd/design_1 for design_1 cannot be found. | |||||
Scanning sources... | Scanning sources... | ||||
Finished scanning sources | Finished scanning sources | ||||
INFO: [IP_Flow 19-234] Refreshing IP repositories | INFO: [IP_Flow 19-234] Refreshing IP repositories | ||||
INFO: [IP_Flow 19-1704] No user IP repositories specified | INFO: [IP_Flow 19-1704] No user IP repositories specified | ||||
INFO: [IP_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2021.2/data/ip'. | INFO: [IP_Flow 19-2313] Loaded Vivado IP repository 'C:/Xilinx/Vivado/2021.2/data/ip'. | ||||
open_project: Time (s): cpu = 00:00:26 ; elapsed = 00:00:11 . Memory (MB): peak = 1576.867 ; gain = 0.000 | |||||
open_project: Time (s): cpu = 00:00:27 ; elapsed = 00:00:11 . Memory (MB): peak = 1591.184 ; gain = 0.000 | |||||
update_compile_order -fileset sources_1 | update_compile_order -fileset sources_1 | ||||
reset_run synth_1 | |||||
INFO: [Project 1-1160] Copying file C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp to C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1 and adding it to utils fileset | |||||
launch_runs synth_1 -jobs 6 | |||||
CRITICAL WARNING: [HDL 9-806] Syntax error near ")". [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:58] | |||||
[Wed May 4 18:03:05 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
CRITICAL WARNING: [HDL 9-806] Syntax error near ")". [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:58] | |||||
[Wed May 4 18:04:54 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
CRITICAL WARNING: [HDL 9-806] Syntax error near ")". [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:83] | |||||
[Wed May 4 18:10:10 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
reset_run synth_1 | |||||
WARNING: [Vivado 12-1017] Problems encountered: | |||||
1. PID not specified | |||||
launch_runs synth_1 -jobs 6 | |||||
CRITICAL WARNING: [HDL 9-806] Syntax error near ")". [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:83] | |||||
[Wed May 4 18:10:19 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
reset_run synth_1 | |||||
launch_runs synth_1 -jobs 6 | |||||
[Wed May 4 18:26:30 2022] Launched synth_1... | |||||
Run output will be captured here: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/runme.log | |||||
launch_simulation | |||||
Command: launch_simulation | |||||
INFO: [Vivado 12-12493] Simulation top is 'pwm_test_db' | |||||
WARNING: [Vivado 12-12986] Compiled library path does not exist: '' | |||||
INFO: [Vivado 12-5682] Launching behavioral simulation in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-51] Simulation object is 'sim_1' | |||||
INFO: [SIM-utils-72] Using boost library from 'C:/Xilinx/Vivado/2021.2/tps/boost_1_72_0' | |||||
INFO: [USF-XSim-7] Finding pre-compiled libraries... | |||||
INFO: [USF-XSim-11] File 'C:/Xilinx/Vivado/2021.2/data/xsim/xsim.ini' copied to run dir:'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [SIM-utils-54] Inspecting design source files for 'pwm_test_db' in fileset 'sim_1'... | |||||
INFO: [USF-XSim-97] Finding global include files... | |||||
INFO: [USF-XSim-98] Fetching design files from 'sim_1'... | |||||
INFO: [USF-XSim-2] XSim::Compile design | |||||
INFO: [USF-XSim-61] Executing 'COMPILE and ANALYZE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pt1.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pt1' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'regler' | |||||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sim_1/new/pwm_test_db.vhd" into library xil_defaultlib | |||||
INFO: [VRFC 10-3107] analyzing entity 'pwm_test_db' | |||||
INFO: [USF-XSim-69] 'compile' step finished in '2' seconds | |||||
INFO: [USF-XSim-3] XSim::Elaborate design | |||||
INFO: [USF-XSim-61] Executing 'ELABORATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
"xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||||
Vivado Simulator v2021.2 | |||||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||||
Using 2 slave threads. | |||||
Starting static elaboration | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||||
Completed static elaboration | |||||
Starting simulation data flow analysis | |||||
Completed simulation data flow analysis | |||||
Time Resolution for simulation is 1ps | |||||
Compiling package std.standard | |||||
Compiling package std.textio | |||||
Compiling package ieee.std_logic_1164 | |||||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||||
Built simulation snapshot pwm_test_db_behav | |||||
INFO: [USF-XSim-69] 'elaborate' step finished in '4' seconds | |||||
INFO: [USF-XSim-4] XSim::Simulate design | |||||
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.sim/sim_1/behav/xsim' | |||||
INFO: [USF-XSim-98] *** Running xsim | |||||
with args "pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch {pwm_test_db.tcl} -view {C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg} -log {simulate.log}" | |||||
INFO: [USF-XSim-8] Loading simulator feature | |||||
Time resolution is 1 ps | |||||
open_wave_config C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg | |||||
source pwm_test_db.tcl | |||||
# set curr_wave [current_wave_config] | |||||
# if { [string length $curr_wave] == 0 } { | |||||
# if { [llength [get_objects]] > 0} { | |||||
# add_wave / | |||||
# set_property needs_save false [current_wave_config] | |||||
# } else { | |||||
# send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||||
# } | |||||
# } | |||||
# run 5 s | |||||
xsim: Time (s): cpu = 00:00:11 ; elapsed = 00:00:05 . Memory (MB): peak = 1576.867 ; gain = 0.000 | |||||
INFO: [USF-XSim-96] XSim completed. Design snapshot 'pwm_test_db_behav' loaded. | |||||
INFO: [USF-XSim-97] XSim simulation ran for 5 s | |||||
launch_simulation: Time (s): cpu = 00:00:14 ; elapsed = 00:00:13 . Memory (MB): peak = 1576.867 ; gain = 0.000 | |||||
close_sim | |||||
INFO: [Simtcl 6-16] Simulation closed | |||||
exit | exit | ||||
INFO: [Common 17-206] Exiting Vivado at Wed May 4 19:29:14 2022... | |||||
INFO: [Common 17-206] Exiting Vivado at Fri May 13 14:58:35 2022... |
entity fixedPointTest is | entity fixedPointTest is | ||||
Port ( a : in sfixed (7 downto -6); --7+6+1 = 14 | Port ( a : in sfixed (7 downto -6); --7+6+1 = 14 | ||||
b : in sfixed (7 downto -6); | b : in sfixed (7 downto -6); | ||||
c : out sfixed (8 downto -6)); --21+6+1 = 2*14 | |||||
c : out sfixed (8 downto -6)); --21+6+1 = 2*14 für Multiplikation | |||||
end fixedPointTest; | end fixedPointTest; | ||||
architecture Behavioral of fixedPointTest is | architecture Behavioral of fixedPointTest is |