@@ -0,0 +1,10 @@ | |||
################################################################################ | |||
# DONOT REMOVE THIS FILE | |||
# Unified simulation database file for selected simulation model for IP | |||
# | |||
# File: ssm.db (Wed Mar 16 19:55:41 2022) | |||
# | |||
# This file is generated by the unified simulation automation and contains the | |||
# selected simulation model information for the IP/BD instances. | |||
# DONOT REMOVE THIS FILE | |||
################################################################################ |
@@ -0,0 +1,4 @@ | |||
version:1 | |||
57656254616c6b5472616e736d697373696f6e417474656d70746564:13 | |||
6d6f64655f636f756e7465727c4755494d6f6465:20 | |||
eof: |
@@ -0,0 +1,44 @@ | |||
version:1 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d70617274:7863377a303130636c673430302d31:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6e616d65:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d746f70:7265676c6572:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d696e636c7564655f64697273:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d67656e65726963:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d766572696c6f675f646566696e65:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d636f6e737472736574:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d7365755f70726f74656374:64656661756c743a3a6e6f6e65:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d666c617474656e5f686965726172636879:64656661756c743a3a72656275696c74:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d67617465645f636c6f636b5f636f6e76657273696f6e:64656661756c743a3a6f6666:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d646972656374697665:64656661756c743a3a64656661756c74:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d696e6372656d656e74616c5f6d6f6465:64656661756c743a3a64656661756c74:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d72746c:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6c696e74:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d646676:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d72746c5f736b69705f6970:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d72746c5f736b69705f636f6e73747261696e7473:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6e6f5f6c63:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6f73:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d62756667:64656661756c743a3a3132:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d66616e6f75745f6c696d6974:64656661756c743a3a3130303030:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d73687265675f6d696e5f73697a65:64656661756c743a3a33:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6d6f6465:64656661756c743a3a64656661756c74:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d66736d5f65787472616374696f6e:64656661756c743a3a6175746f:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6b6565705f6571756976616c656e745f726567697374657273:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d7265736f757263655f73686172696e67:64656661756c743a3a6175746f:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d636173636164655f647370:64656661756c743a3a6175746f:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d636f6e74726f6c5f7365745f6f70745f7468726573686f6c64:64656661756c743a3a6175746f:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6d61785f6272616d:64656661756c743a3a2d31:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6d61785f7572616d:64656661756c743a3a2d31:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6d61785f647370:64656661756c743a3a2d31:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6d61785f6272616d5f636173636164655f686569676874:64656661756c743a3a2d31:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6d61785f7572616d5f636173636164655f686569676874:64656661756c743a3a2d31:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d726574696d696e67:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6e6f5f73726c65787472616374:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d617373657274:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d6e6f5f74696d696e675f64726976656e:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d73666375:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c636f6d6d616e645f6c696e655f6f7074696f6e73:2d64656275675f6c6f67:64656661756c743a3a5b6e6f745f7370656369666965645d:00:00 | |||
73796e746865736973:73796e7468657369735c7573616765:656c6170736564:30303a30303a343573:00:00 | |||
73796e746865736973:73796e7468657369735c7573616765:6d656d6f72795f7065616b:313237352e3835324d42:00:00 | |||
73796e746865736973:73796e7468657369735c7573616765:6d656d6f72795f6761696e:31342e3233344d42:00:00 | |||
eof:493541806 |
@@ -0,0 +1,3 @@ | |||
version:1 | |||
73796e746865736973:73796e7468657369735c7573616765:686c735f6970:30:00:00 | |||
eof:2511430288 |
@@ -0,0 +1,21 @@ | |||
<?xml version="1.0" encoding="UTF-8" ?> | |||
<document> | |||
<!--The data in this file is primarily intended for consumption by Xilinx tools. | |||
The structure and the elements are likely to change over the next few releases. | |||
This means code written to parse this file will need to be revisited each subsequent release.--> | |||
<application name="pa" timeStamp="Tue Mar 29 11:10:24 2022"> | |||
<section name="Project Information" visible="false"> | |||
<property name="ProjectID" value="dccfc252ab414e90be4483ade2e76042" type="ProjectID"/> | |||
<property name="ProjectIteration" value="24" type="ProjectIteration"/> | |||
</section> | |||
<section name="PlanAhead Usage" visible="true"> | |||
<item name="Project Data"> | |||
<property name="SrcSetCount" value="1" type="SrcSetCount"/> | |||
<property name="ConstraintSetCount" value="1" type="ConstraintSetCount"/> | |||
<property name="DesignMode" value="RTL" type="DesignMode"/> | |||
<property name="SynthesisStrategy" value="Vivado Synthesis Defaults" type="SynthesisStrategy"/> | |||
<property name="ImplStrategy" value="Vivado Implementation Defaults" type="ImplStrategy"/> | |||
</item> | |||
</section> | |||
</application> | |||
</document> |
@@ -0,0 +1,4 @@ | |||
version:1 | |||
7873696d:7873696d5c636f6d6d616e645f6c696e655f6f7074696f6e73:2d73696d5f6d6f6465:64656661756c743a3a6265686176696f72616c:00:00 | |||
7873696d:7873696d5c636f6d6d616e645f6c696e655f6f7074696f6e73:2d73696d5f74797065:64656661756c743a3a:00:00 | |||
eof:241934075 |
@@ -0,0 +1,8 @@ | |||
<?xml version="1.0" encoding="UTF-8"?> | |||
<!-- Product Version: Vivado v2021.2 (64-bit) --> | |||
<!-- --> | |||
<!-- Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. --> | |||
<labtools version="1" minor="0"> | |||
<HWSession Dir="hw_1" File="hw.xml"/> | |||
</labtools> |
@@ -0,0 +1,17 @@ | |||
<?xml version="1.0" encoding="UTF-8"?> | |||
<!-- Product Version: Vivado v2021.2 (64-bit) --> | |||
<!-- --> | |||
<!-- Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. --> | |||
<hwsession version="1" minor="2"> | |||
<device name="xc7z010_1" gui_info=""/> | |||
<ObjectList object_type="hw_device" gui_info=""> | |||
<Object name="xc7z010_1" gui_info=""> | |||
<Properties Property="FULL_PROBES.FILE" value=""/> | |||
<Properties Property="PROBES.FILE" value=""/> | |||
<Properties Property="PROGRAM.HW_BITSTREAM" value="$_project_name_.runs/impl_1/pwm_test.bit"/> | |||
<Properties Property="SLR.COUNT" value="1"/> | |||
</Object> | |||
</ObjectList> | |||
<probeset name="hw project" active="false"/> | |||
</hwsession> |
@@ -0,0 +1 @@ | |||
The files in this directory structure are automatically generated and managed by Vivado. Editing these files is not recommended. |
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="write_bitstream" ToStepId="write_bitstream"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="route_design"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="write_bitstream" ToStepId="write_bitstream"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,12 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"> | |||
<Parent Id="synth_1"/> | |||
</Run> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="route_design"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="write_bitstream"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="route_design"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="write_bitstream" ToStepId="write_bitstream"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim_PT1_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim_PT1_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/jt/Downloads/FPGA_Projekt/StreckeSim_PT1_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="route_design"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="synth_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/synth_1" FlowId="Vivado_Synthesis" FromStepId="vivado" ToStepId="vivado"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,9 @@ | |||
<?xml version="1.0"?> | |||
<Runs Version="1" Minor="0"> | |||
<Run Id="impl_1" LaunchDir="C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/Coraz7_Test/Coraz7_Test.runs/impl_1" FlowId="Vivado_Implementation" FromStepId="init_design" ToStepId="route_design"/> | |||
<Parameters> | |||
<Parameter Name="runs.monitorLSFJobs" Val="true" Type="bool"/> | |||
<Parameter Name="runs.enableClusterConf" Val="true" Type="bool"/> | |||
</Parameters> | |||
</Runs> | |||
@@ -0,0 +1,3 @@ | |||
set_property SRC_FILE_INFO {cfile:C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc rfile:../../../Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc id:1} [current_design] | |||
set_property src_info {type:XDC file:1 line:7 export:INPUT save:INPUT read:READ} [current_design] | |||
set_property -dict { PACKAGE_PIN H16 IOSTANDARD LVCMOS33 } [get_ports { clk }]; #IO_L13P_T2_MRCC_35 Sch=sysclk |
@@ -0,0 +1,5 @@ | |||
<?xml version="1.0"?> | |||
<ProcessHandle Version="1" Minor="0"> | |||
<Process Command="vivado.bat" Owner="Felix" Host="DESKTOP-PAACOM8" Pid="29344" HostCore="12" HostMemory="016927088640"> | |||
</Process> | |||
</ProcessHandle> |
@@ -0,0 +1,269 @@ | |||
// | |||
// Vivado(TM) | |||
// ISEWrap.js: Vivado Runs Script for WSH 5.1/5.6 | |||
// Copyright 1986-1999, 2001-2013,2015 Xilinx, Inc. All Rights Reserved. | |||
// | |||
// GLOBAL VARIABLES | |||
var ISEShell = new ActiveXObject( "WScript.Shell" ); | |||
var ISEFileSys = new ActiveXObject( "Scripting.FileSystemObject" ); | |||
var ISERunDir = ""; | |||
var ISELogFile = "runme.log"; | |||
var ISELogFileStr = null; | |||
var ISELogEcho = true; | |||
var ISEOldVersionWSH = false; | |||
// BOOTSTRAP | |||
ISEInit(); | |||
// | |||
// ISE FUNCTIONS | |||
// | |||
function ISEInit() { | |||
// 1. RUN DIR setup | |||
var ISEScrFP = WScript.ScriptFullName; | |||
var ISEScrN = WScript.ScriptName; | |||
ISERunDir = | |||
ISEScrFP.substr( 0, ISEScrFP.length - ISEScrN.length - 1 ); | |||
// 2. LOG file setup | |||
ISELogFileStr = ISEOpenFile( ISELogFile ); | |||
// 3. LOG echo? | |||
var ISEScriptArgs = WScript.Arguments; | |||
for ( var loopi=0; loopi<ISEScriptArgs.length; loopi++ ) { | |||
if ( ISEScriptArgs(loopi) == "-quiet" ) { | |||
ISELogEcho = false; | |||
break; | |||
} | |||
} | |||
// 4. WSH version check | |||
var ISEOptimalVersionWSH = 5.6; | |||
var ISECurrentVersionWSH = WScript.Version; | |||
if ( ISECurrentVersionWSH < ISEOptimalVersionWSH ) { | |||
ISEStdErr( "" ); | |||
ISEStdErr( "Warning: ExploreAhead works best with Microsoft WSH " + | |||
ISEOptimalVersionWSH + " or higher. Downloads" ); | |||
ISEStdErr( " for upgrading your Windows Scripting Host can be found here: " ); | |||
ISEStdErr( " http://msdn.microsoft.com/downloads/list/webdev.asp" ); | |||
ISEStdErr( "" ); | |||
ISEOldVersionWSH = true; | |||
} | |||
} | |||
function ISEStep( ISEProg, ISEArgs ) { | |||
// CHECK for a STOP FILE | |||
if ( ISEFileSys.FileExists(ISERunDir + "/.stop.rst") ) { | |||
ISEStdErr( "" ); | |||
ISEStdErr( "*** Halting run - EA reset detected ***" ); | |||
ISEStdErr( "" ); | |||
WScript.Quit( 1 ); | |||
} | |||
// WRITE STEP HEADER to LOG | |||
ISEStdOut( "" ); | |||
ISEStdOut( "*** Running " + ISEProg ); | |||
ISEStdOut( " with args " + ISEArgs ); | |||
ISEStdOut( "" ); | |||
// LAUNCH! | |||
var ISEExitCode = ISEExec( ISEProg, ISEArgs ); | |||
if ( ISEExitCode != 0 ) { | |||
WScript.Quit( ISEExitCode ); | |||
} | |||
} | |||
function ISEExec( ISEProg, ISEArgs ) { | |||
var ISEStep = ISEProg; | |||
if (ISEProg == "realTimeFpga" || ISEProg == "planAhead" || ISEProg == "vivado") { | |||
ISEProg += ".bat"; | |||
} | |||
var ISECmdLine = ISEProg + " " + ISEArgs; | |||
var ISEExitCode = 1; | |||
if ( ISEOldVersionWSH ) { // WSH 5.1 | |||
// BEGIN file creation | |||
ISETouchFile( ISEStep, "begin" ); | |||
// LAUNCH! | |||
ISELogFileStr.Close(); | |||
ISECmdLine = | |||
"%comspec% /c " + ISECmdLine + " >> " + ISELogFile + " 2>&1"; | |||
ISEExitCode = ISEShell.Run( ISECmdLine, 0, true ); | |||
ISELogFileStr = ISEOpenFile( ISELogFile ); | |||
} else { // WSH 5.6 | |||
// LAUNCH! | |||
ISEShell.CurrentDirectory = ISERunDir; | |||
// Redirect STDERR to STDOUT | |||
ISECmdLine = "%comspec% /c " + ISECmdLine + " 2>&1"; | |||
var ISEProcess = ISEShell.Exec( ISECmdLine ); | |||
// BEGIN file creation | |||
var wbemFlagReturnImmediately = 0x10; | |||
var wbemFlagForwardOnly = 0x20; | |||
var objWMIService = GetObject ("winmgmts:{impersonationLevel=impersonate, (Systemtime)}!//./root/cimv2"); | |||
var processor = objWMIService.ExecQuery("SELECT * FROM Win32_Processor", "WQL",wbemFlagReturnImmediately | wbemFlagForwardOnly); | |||
var computerSystem = objWMIService.ExecQuery("SELECT * FROM Win32_ComputerSystem", "WQL", wbemFlagReturnImmediately | wbemFlagForwardOnly); | |||
var NOC = 0; | |||
var NOLP = 0; | |||
var TPM = 0; | |||
var cpuInfos = new Enumerator(processor); | |||
for(;!cpuInfos.atEnd(); cpuInfos.moveNext()) { | |||
var cpuInfo = cpuInfos.item(); | |||
NOC += cpuInfo.NumberOfCores; | |||
NOLP += cpuInfo.NumberOfLogicalProcessors; | |||
} | |||
var csInfos = new Enumerator(computerSystem); | |||
for(;!csInfos.atEnd(); csInfos.moveNext()) { | |||
var csInfo = csInfos.item(); | |||
TPM += csInfo.TotalPhysicalMemory; | |||
} | |||
var ISEHOSTCORE = NOLP | |||
var ISEMEMTOTAL = TPM | |||
var ISENetwork = WScript.CreateObject( "WScript.Network" ); | |||
var ISEHost = ISENetwork.ComputerName; | |||
var ISEUser = ISENetwork.UserName; | |||
var ISEPid = ISEProcess.ProcessID; | |||
var ISEBeginFile = ISEOpenFile( "." + ISEStep + ".begin.rst" ); | |||
ISEBeginFile.WriteLine( "<?xml version=\"1.0\"?>" ); | |||
ISEBeginFile.WriteLine( "<ProcessHandle Version=\"1\" Minor=\"0\">" ); | |||
ISEBeginFile.WriteLine( " <Process Command=\"" + ISEProg + | |||
"\" Owner=\"" + ISEUser + | |||
"\" Host=\"" + ISEHost + | |||
"\" Pid=\"" + ISEPid + | |||
"\" HostCore=\"" + ISEHOSTCORE + | |||
"\" HostMemory=\"" + ISEMEMTOTAL + | |||
"\">" ); | |||
ISEBeginFile.WriteLine( " </Process>" ); | |||
ISEBeginFile.WriteLine( "</ProcessHandle>" ); | |||
ISEBeginFile.Close(); | |||
var ISEOutStr = ISEProcess.StdOut; | |||
var ISEErrStr = ISEProcess.StdErr; | |||
// WAIT for ISEStep to finish | |||
while ( ISEProcess.Status == 0 ) { | |||
// dump stdout then stderr - feels a little arbitrary | |||
while ( !ISEOutStr.AtEndOfStream ) { | |||
ISEStdOut( ISEOutStr.ReadLine() ); | |||
} | |||
WScript.Sleep( 100 ); | |||
} | |||
ISEExitCode = ISEProcess.ExitCode; | |||
} | |||
ISELogFileStr.Close(); | |||
// END/ERROR file creation | |||
if ( ISEExitCode != 0 ) { | |||
ISETouchFile( ISEStep, "error" ); | |||
} else { | |||
ISETouchFile( ISEStep, "end" ); | |||
} | |||
return ISEExitCode; | |||
} | |||
// | |||
// UTILITIES | |||
// | |||
function ISEStdOut( ISELine ) { | |||
ISELogFileStr.WriteLine( ISELine ); | |||
if ( ISELogEcho ) { | |||
WScript.StdOut.WriteLine( ISELine ); | |||
} | |||
} | |||
function ISEStdErr( ISELine ) { | |||
ISELogFileStr.WriteLine( ISELine ); | |||
if ( ISELogEcho ) { | |||
WScript.StdErr.WriteLine( ISELine ); | |||
} | |||
} | |||
function ISETouchFile( ISERoot, ISEStatus ) { | |||
var ISETFile = | |||
ISEOpenFile( "." + ISERoot + "." + ISEStatus + ".rst" ); | |||
ISETFile.Close(); | |||
} | |||
function ISEOpenFile( ISEFilename ) { | |||
// This function has been updated to deal with a problem seen in CR #870871. | |||
// In that case the user runs a script that runs impl_1, and then turns around | |||
// and runs impl_1 -to_step write_bitstream. That second run takes place in | |||
// the same directory, which means we may hit some of the same files, and in | |||
// particular, we will open the runme.log file. Even though this script closes | |||
// the file (now), we see cases where a subsequent attempt to open the file | |||
// fails. Perhaps the OS is slow to release the lock, or the disk comes into | |||
// play? In any case, we try to work around this by first waiting if the file | |||
// is already there for an arbitrary 5 seconds. Then we use a try-catch block | |||
// and try to open the file 10 times with a one second delay after each attempt. | |||
// Again, 10 is arbitrary. But these seem to stop the hang in CR #870871. | |||
// If there is an unrecognized exception when trying to open the file, we output | |||
// an error message and write details to an exception.log file. | |||
var ISEFullPath = ISERunDir + "/" + ISEFilename; | |||
if (ISEFileSys.FileExists(ISEFullPath)) { | |||
// File is already there. This could be a problem. Wait in case it is still in use. | |||
WScript.Sleep(5000); | |||
} | |||
var i; | |||
for (i = 0; i < 10; ++i) { | |||
try { | |||
return ISEFileSys.OpenTextFile(ISEFullPath, 8, true); | |||
} catch (exception) { | |||
var error_code = exception.number & 0xFFFF; // The other bits are a facility code. | |||
if (error_code == 52) { // 52 is bad file name or number. | |||
// Wait a second and try again. | |||
WScript.Sleep(1000); | |||
continue; | |||
} else { | |||
WScript.StdErr.WriteLine("ERROR: Exception caught trying to open file " + ISEFullPath); | |||
var exceptionFilePath = ISERunDir + "/exception.log"; | |||
if (!ISEFileSys.FileExists(exceptionFilePath)) { | |||
WScript.StdErr.WriteLine("See file " + exceptionFilePath + " for details."); | |||
var exceptionFile = ISEFileSys.OpenTextFile(exceptionFilePath, 8, true); | |||
exceptionFile.WriteLine("ERROR: Exception caught trying to open file " + ISEFullPath); | |||
exceptionFile.WriteLine("\tException name: " + exception.name); | |||
exceptionFile.WriteLine("\tException error code: " + error_code); | |||
exceptionFile.WriteLine("\tException message: " + exception.message); | |||
exceptionFile.Close(); | |||
} | |||
throw exception; | |||
} | |||
} | |||
} | |||
// If we reached this point, we failed to open the file after 10 attempts. | |||
// We need to error out. | |||
WScript.StdErr.WriteLine("ERROR: Failed to open file " + ISEFullPath); | |||
WScript.Quit(1); | |||
} |
@@ -0,0 +1,84 @@ | |||
#!/bin/sh | |||
# | |||
# Vivado(TM) | |||
# ISEWrap.sh: Vivado Runs Script for UNIX | |||
# Copyright 1986-1999, 2001-2013 Xilinx, Inc. All Rights Reserved. | |||
# | |||
cmd_exists() | |||
{ | |||
command -v "$1" >/dev/null 2>&1 | |||
} | |||
HD_LOG=$1 | |||
shift | |||
# CHECK for a STOP FILE | |||
if [ -f .stop.rst ] | |||
then | |||
echo "" >> $HD_LOG | |||
echo "*** Halting run - EA reset detected ***" >> $HD_LOG | |||
echo "" >> $HD_LOG | |||
exit 1 | |||
fi | |||
ISE_STEP=$1 | |||
shift | |||
# WRITE STEP HEADER to LOG | |||
echo "" >> $HD_LOG | |||
echo "*** Running $ISE_STEP" >> $HD_LOG | |||
echo " with args $@" >> $HD_LOG | |||
echo "" >> $HD_LOG | |||
# LAUNCH! | |||
$ISE_STEP "$@" >> $HD_LOG 2>&1 & | |||
# BEGIN file creation | |||
ISE_PID=$! | |||
HostNameFile=/proc/sys/kernel/hostname | |||
if cmd_exists hostname | |||
then | |||
ISE_HOST=$(hostname) | |||
elif cmd_exists uname | |||
then | |||
ISE_HOST=$(uname -n) | |||
elif [ -f "$HostNameFile" ] && [ -r $HostNameFile ] && [ -s $HostNameFile ] | |||
then | |||
ISE_HOST=$(cat $HostNameFile) | |||
elif [ X != X$HOSTNAME ] | |||
then | |||
ISE_HOST=$HOSTNAME #bash | |||
else | |||
ISE_HOST=$HOST #csh | |||
fi | |||
ISE_USER=$USER | |||
ISE_HOSTCORE=$(awk '/^processor/{print $3}' /proc/cpuinfo | wc -l) | |||
ISE_MEMTOTAL=$(awk '/MemTotal/ {print $2}' /proc/meminfo) | |||
ISE_BEGINFILE=.$ISE_STEP.begin.rst | |||
/bin/touch $ISE_BEGINFILE | |||
echo "<?xml version=\"1.0\"?>" >> $ISE_BEGINFILE | |||
echo "<ProcessHandle Version=\"1\" Minor=\"0\">" >> $ISE_BEGINFILE | |||
echo " <Process Command=\"$ISE_STEP\" Owner=\"$ISE_USER\" Host=\"$ISE_HOST\" Pid=\"$ISE_PID\" HostCore=\"$ISE_HOSTCORE\" HostMemory=\"$ISE_MEMTOTAL\">" >> $ISE_BEGINFILE | |||
echo " </Process>" >> $ISE_BEGINFILE | |||
echo "</ProcessHandle>" >> $ISE_BEGINFILE | |||
# WAIT for ISEStep to finish | |||
wait $ISE_PID | |||
# END/ERROR file creation | |||
RETVAL=$? | |||
if [ $RETVAL -eq 0 ] | |||
then | |||
/bin/touch .$ISE_STEP.end.rst | |||
else | |||
/bin/touch .$ISE_STEP.error.rst | |||
fi | |||
exit $RETVAL | |||
@@ -0,0 +1,89 @@ | |||
<?xml version="1.0" encoding="UTF-8"?> | |||
<GenRun Id="synth_1" LaunchPart="xc7z010clg400-1" LaunchTime="1652273479" LaunchIncrCheckpoint="$PPRDIR/../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp"> | |||
<File Type="PA-TCL" Name="regler.tcl"/> | |||
<File Type="RDS-PROPCONSTRS" Name="regler_drc_synth.rpt"/> | |||
<File Type="REPORTS-TCL" Name="regler_reports.tcl"/> | |||
<File Type="RDS-RDS" Name="regler.vds"/> | |||
<File Type="RDS-UTIL" Name="regler_utilization_synth.rpt"/> | |||
<File Type="RDS-UTIL-PB" Name="regler_utilization_synth.pb"/> | |||
<File Type="RDS-DCP" Name="regler.dcp"/> | |||
<File Type="VDS-TIMINGSUMMARY" Name="regler_timing_summary_synth.rpt"/> | |||
<File Type="VDS-TIMING-PB" Name="regler_timing_summary_synth.pb"/> | |||
<FileSet Name="sources" Type="DesignSrcs" RelSrcDir="$PSRCDIR/sources_1" RelGenDir="$PGENDIR/sources_1"> | |||
<Filter Type="Srcs"/> | |||
<File Path="$PSRCDIR/sources_1/new/pwm_test.vhd"> | |||
<FileInfo> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="simulation"/> | |||
</FileInfo> | |||
</File> | |||
<File Path="$PSRCDIR/sources_1/bd/design_1/design_1.bd"> | |||
<FileInfo> | |||
<Attr Name="AutoDisabled" Val="1"/> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="implementation"/> | |||
<Attr Name="UsedIn" Val="simulation"/> | |||
</FileInfo> | |||
</File> | |||
<File Path="$PSRCDIR/sources_1/new/pt1.vhd"> | |||
<FileInfo> | |||
<Attr Name="AutoDisabled" Val="1"/> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="simulation"/> | |||
</FileInfo> | |||
</File> | |||
<Config> | |||
<Option Name="DesignMode" Val="RTL"/> | |||
<Option Name="TopModule" Val="regler"/> | |||
<Option Name="TopAutoSet" Val="TRUE"/> | |||
</Config> | |||
</FileSet> | |||
<FileSet Name="constrs_in" Type="Constrs" RelSrcDir="$PSRCDIR/constrs_1"> | |||
<Filter Type="Constrs"/> | |||
<File Path="$PSRCDIR/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc"> | |||
<FileInfo> | |||
<Attr Name="ImportPath" Val="$PPRDIR/../../New_folder/digilent-xdc-master/Cora-Z7-10-Master.xdc"/> | |||
<Attr Name="ImportTime" Val="1640790689"/> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="implementation"/> | |||
</FileInfo> | |||
</File> | |||
<Config> | |||
<Option Name="ConstrsType" Val="XDC"/> | |||
</Config> | |||
</FileSet> | |||
<FileSet Name="utils" Type="Utils" RelSrcDir="$PSRCDIR/utils_1"> | |||
<Filter Type="Utils"/> | |||
<File Path="$PSRCDIR/utils_1/imports/synth_1/pwm_test.dcp"> | |||
<FileInfo> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="implementation"/> | |||
<Attr Name="UsedInSteps" Val="synth_1"/> | |||
<Attr Name="AutoDcp" Val="1"/> | |||
</FileInfo> | |||
</File> | |||
<File Path="$PSRCDIR/utils_1/imports/synth_1/regler.dcp"> | |||
<FileInfo> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="implementation"/> | |||
<Attr Name="UsedInSteps" Val="synth_1"/> | |||
<Attr Name="AutoDcp" Val="1"/> | |||
</FileInfo> | |||
</File> | |||
<File Path="$PPRDIR/../../../StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp"> | |||
<FileInfo> | |||
<Attr Name="UsedIn" Val="synthesis"/> | |||
<Attr Name="UsedIn" Val="implementation"/> | |||
<Attr Name="UsedInSteps" Val="synth_1"/> | |||
<Attr Name="AutoDcp" Val="1"/> | |||
</FileInfo> | |||
</File> | |||
<Config> | |||
<Option Name="TopAutoSet" Val="TRUE"/> | |||
</Config> | |||
</FileSet> | |||
<Strategy Version="1" Minor="2"> | |||
<StratHandle Name="Vivado Synthesis Defaults" Flow="Vivado Synthesis 2021"/> | |||
<Step Id="synth_design"/> | |||
</Strategy> | |||
</GenRun> |
@@ -0,0 +1,9 @@ | |||
REM | |||
REM Vivado(TM) | |||
REM htr.txt: a Vivado-generated description of how-to-repeat the | |||
REM the basic steps of a run. Note that runme.bat/sh needs | |||
REM to be invoked for Vivado to track run status. | |||
REM Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | |||
REM | |||
vivado -log regler.vds -m64 -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl |
@@ -0,0 +1,31 @@ | |||
version:1 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:737263736574636f756e74:33:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:636f6e73747261696e74736574636f756e74:31:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:64657369676e6d6f6465:52544c:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:73796e7468657369737374726174656779:56697661646f2053796e7468657369732044656661756c7473:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:696d706c7374726174656779:56697661646f20496d706c656d656e746174696f6e2044656661756c7473:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:63757272656e7473796e74686573697372756e:73796e74685f31:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:63757272656e74696d706c72756e:696d706c5f31:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:746f74616c73796e74686573697372756e73:31:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:746f74616c696d706c72756e73:31:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:636f72655f636f6e7461696e6572:66616c7365:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:73696d756c61746f725f6c616e6775616765:4d69786564:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:7461726765745f6c616e6775616765:566572696c6f67:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:64656661756c745f6c696272617279:78696c5f64656661756c746c6962:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:7461726765745f73696d756c61746f72:5853696d:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f7873696d:313037:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f6d6f64656c73696d:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f717565737461:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f696573:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f766373:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f72697669657261:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6c61756e63685f73696d756c6174696f6e5f61637469766568646c:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f7873696d:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f6d6f64656c73696d:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f717565737461:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f696573:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f766373:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f72697669657261:30:00:00 | |||
70726f6a656374:76697661646f5f75736167655c70726f6a6563745f64617461:6578706f72745f73696d756c6174696f6e5f61637469766568646c:30:00:00 | |||
5f5f48494444454e5f5f:5f5f48494444454e5f5f:50726f6a65637455554944:3035343861623234333065633433623139386531656634383534326531333964:506172656e742050412070726f6a656374204944:00 | |||
eof:4289439755 |
@@ -0,0 +1,123 @@ | |||
# | |||
# Synthesis run script generated by Vivado | |||
# | |||
set TIME_start [clock seconds] | |||
namespace eval ::optrace { | |||
variable script "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.tcl" | |||
variable category "vivado_synth" | |||
} | |||
# Try to connect to running dispatch if we haven't done so already. | |||
# This code assumes that the Tcl interpreter is not using threads, | |||
# since the ::dispatch::connected variable isn't mutex protected. | |||
if {![info exists ::dispatch::connected]} { | |||
namespace eval ::dispatch { | |||
variable connected false | |||
if {[llength [array get env XILINX_CD_CONNECT_ID]] > 0} { | |||
set result "true" | |||
if {[catch { | |||
if {[lsearch -exact [package names] DispatchTcl] < 0} { | |||
set result [load librdi_cd_clienttcl[info sharedlibextension]] | |||
} | |||
if {$result eq "false"} { | |||
puts "WARNING: Could not load dispatch client library" | |||
} | |||
set connect_id [ ::dispatch::init_client -mode EXISTING_SERVER ] | |||
if { $connect_id eq "" } { | |||
puts "WARNING: Could not initialize dispatch client" | |||
} else { | |||
puts "INFO: Dispatch client connection id - $connect_id" | |||
set connected true | |||
} | |||
} catch_res]} { | |||
puts "WARNING: failed to connect to dispatch server - $catch_res" | |||
} | |||
} | |||
} | |||
} | |||
if {$::dispatch::connected} { | |||
# Remove the dummy proc if it exists. | |||
if { [expr {[llength [info procs ::OPTRACE]] > 0}] } { | |||
rename ::OPTRACE "" | |||
} | |||
proc ::OPTRACE { task action {tags {} } } { | |||
::vitis_log::op_trace "$task" $action -tags $tags -script $::optrace::script -category $::optrace::category | |||
} | |||
# dispatch is generic. We specifically want to attach logging. | |||
::vitis_log::connect_client | |||
} else { | |||
# Add dummy proc if it doesn't exist. | |||
if { [expr {[llength [info procs ::OPTRACE]] == 0}] } { | |||
proc ::OPTRACE {{arg1 \"\" } {arg2 \"\"} {arg3 \"\" } {arg4 \"\"} {arg5 \"\" } {arg6 \"\"}} { | |||
# Do nothing | |||
} | |||
} | |||
} | |||
proc create_report { reportName command } { | |||
set status "." | |||
append status $reportName ".fail" | |||
if { [file exists $status] } { | |||
eval file delete [glob $status] | |||
} | |||
send_msg_id runtcl-4 info "Executing : $command" | |||
set retval [eval catch { $command } msg] | |||
if { $retval != 0 } { | |||
set fp [open $status w] | |||
close $fp | |||
send_msg_id runtcl-5 warning "$msg" | |||
} | |||
} | |||
OPTRACE "synth_1" START { ROLLUP_AUTO } | |||
OPTRACE "Creating in-memory project" START { } | |||
create_project -in_memory -part xc7z010clg400-1 | |||
set_param project.singleFileAddWarning.threshold 0 | |||
set_param project.compositeFile.enableAutoGeneration 0 | |||
set_param synth.vivado.isSynthRun true | |||
set_property webtalk.parent_dir C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.cache/wt [current_project] | |||
set_property parent.project_path C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.xpr [current_project] | |||
set_property default_lib xil_defaultlib [current_project] | |||
set_property target_language Verilog [current_project] | |||
set_property ip_output_repo c:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.cache/ip [current_project] | |||
set_property ip_cache_permissions {read write} [current_project] | |||
OPTRACE "Creating in-memory project" END { } | |||
OPTRACE "Adding files" START { } | |||
read_vhdl -library xil_defaultlib C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd | |||
OPTRACE "Adding files" END { } | |||
# Mark all dcp files as not used in implementation to prevent them from being | |||
# stitched into the results of this synthesis run. Any black boxes in the | |||
# design are intentionally left as such for best results. Dcp files will be | |||
# stitched into the design at a later time, either when this synthesis run is | |||
# opened, or when it is stitched into a dependent implementation run. | |||
foreach dcp [get_files -quiet -all -filter file_type=="Design\ Checkpoint"] { | |||
set_property used_in_implementation false $dcp | |||
} | |||
read_xdc C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc | |||
set_property used_in_implementation false [get_files C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc] | |||
set_param ips.enableIPCacheLiteLoad 1 | |||
read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | |||
close [open __synthesis_is_running__ w] | |||
OPTRACE "synth_design" START { } | |||
synth_design -top regler -part xc7z010clg400-1 | |||
OPTRACE "synth_design" END { } | |||
if { [get_msg_config -count -severity {CRITICAL WARNING}] > 0 } { | |||
send_msg_id runtcl-6 info "Synthesis results are not added to the cache due to CRITICAL_WARNING" | |||
} | |||
OPTRACE "write_checkpoint" START { CHECKPOINT } | |||
# disable binary constraint mode for synth run checkpoints | |||
set_param constraints.enableBinaryConstraints false | |||
write_checkpoint -force -noxdef regler.dcp | |||
OPTRACE "write_checkpoint" END { } | |||
OPTRACE "synth reports" START { REPORT } | |||
create_report "synth_1_synth_report_utilization_0" "report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb" | |||
OPTRACE "synth reports" END { } | |||
file delete __synthesis_is_running__ | |||
close [open __synthesis_is_complete__ w] | |||
OPTRACE "synth_1" END { } |
@@ -0,0 +1,233 @@ | |||
#----------------------------------------------------------- | |||
# Vivado v2021.2 (64-bit) | |||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||
# Start of session at: Wed May 11 14:51:23 2022 | |||
# Process ID: 15124 | |||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||
# Command line: vivado.exe -log regler.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | |||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.vds | |||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1\vivado.jou | |||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | |||
#----------------------------------------------------------- | |||
source regler.tcl -notrace | |||
create_project: Time (s): cpu = 00:00:07 ; elapsed = 00:00:07 . Memory (MB): peak = 1261.617 ; gain = 8.895 | |||
Command: read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | |||
INFO: [Vivado 12-5825] Read reference checkpoint from C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp for incremental synthesis | |||
INFO: [Vivado 12-7989] Please ensure there are no constraint changes | |||
Command: synth_design -top regler -part xc7z010clg400-1 | |||
Starting synth_design | |||
Attempting to get a license for feature 'Synthesis' and/or device 'xc7z010' | |||
INFO: [Common 17-349] Got license for feature 'Synthesis' and/or device 'xc7z010' | |||
INFO: [Device 21-403] Loading part xc7z010clg400-1 | |||
WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | |||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | |||
INFO: [Synth 8-7079] Multithreading enabled for synth_design using a maximum of 2 processes. | |||
INFO: [Synth 8-7078] Launching helper process for spawning children vivado processes | |||
INFO: [Synth 8-7075] Helper process launched with PID 12736 | |||
--------------------------------------------------------------------------------- | |||
Starting RTL Elaboration : Time (s): cpu = 00:00:06 ; elapsed = 00:00:07 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
INFO: [Synth 8-638] synthesizing module 'regler' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||
WARNING: [Synth 8-6014] Unused sequential element e_k_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:95] | |||
WARNING: [Synth 8-6014] Unused sequential element e_k2_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:96] | |||
INFO: [Synth 8-256] done synthesizing module 'regler' (1#1) [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Elaboration : Time (s): cpu = 00:00:08 ; elapsed = 00:00:08 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Handling Custom Attributes | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.004 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
INFO: [Project 1-570] Preparing netlist for logic optimization | |||
Processing XDC Constraints | |||
Initializing timing engine | |||
Parsing XDC File [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc] | |||
Finished Parsing XDC File [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc] | |||
INFO: [Project 1-236] Implementation specific constraints were found while reading constraint file [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc]. These constraints will be ignored for synthesis but will be used in implementation. Impacted constraints are listed in the file [.Xil/regler_propImpl.xdc]. | |||
Resolution: To avoid this warning, move constraints listed in [.Xil/regler_propImpl.xdc] to another XDC file and exclude this new file from synthesis with the used_in_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis. | |||
Completed Processing XDC Constraints | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.001 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
INFO: [Project 1-111] Unisim Transformation Summary: | |||
No Unisim elements were transformed. | |||
Constraint Validation Runtime : Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.002 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | |||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | |||
--------------------------------------------------------------------------------- | |||
Finished Constraint Validation : Time (s): cpu = 00:00:17 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Loading Part and Timing Information | |||
--------------------------------------------------------------------------------- | |||
Loading part: xc7z010clg400-1 | |||
--------------------------------------------------------------------------------- | |||
Finished Loading Part and Timing Information : Time (s): cpu = 00:00:17 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Applying 'set_property' XDC Constraints | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:18 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:18 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start RTL Component Statistics | |||
--------------------------------------------------------------------------------- | |||
Detailed RTL Component Info : | |||
+---Adders : | |||
3 Input 32 Bit Adders := 2 | |||
2 Input 32 Bit Adders := 1 | |||
2 Input 31 Bit Adders := 1 | |||
+---Registers : | |||
32 Bit Registers := 2 | |||
+---Multipliers : | |||
1x32 Multipliers := 1 | |||
+---Muxes : | |||
2 Input 32 Bit Muxes := 1 | |||
2 Input 31 Bit Muxes := 1 | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Component Statistics | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Part Resource Summary | |||
--------------------------------------------------------------------------------- | |||
Part Resources: | |||
DSPs: 80 (col length:40) | |||
BRAMs: 120 (col length: RAMB18 40 RAMB36 20) | |||
--------------------------------------------------------------------------------- | |||
Finished Part Resource Summary | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Cross Boundary and Area Optimization | |||
--------------------------------------------------------------------------------- | |||
WARNING: [Synth 8-7080] Parallel synthesis criteria is not met | |||
--------------------------------------------------------------------------------- | |||
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:24 ; elapsed = 00:00:25 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Applying XDC Timing Constraints | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Timing Optimization | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Timing Optimization : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Technology Mapping | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Technology Mapping : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1262.070 ; gain = 0.453 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start IO Insertion | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Flattening Before IO Insertion | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Flattening Before IO Insertion | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Final Netlist Cleanup | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Final Netlist Cleanup | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished IO Insertion : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Renaming Generated Instances | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Renaming Generated Instances : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Rebuilding User Hierarchy | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Renaming Generated Ports | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Renaming Generated Ports : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Handling Custom Attributes | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Renaming Generated Nets | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Renaming Generated Nets : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Writing Synthesis Report | |||
--------------------------------------------------------------------------------- | |||
Report BlackBoxes: | |||
+-+--------------+----------+ | |||
| |BlackBox name |Instances | | |||
+-+--------------+----------+ | |||
+-+--------------+----------+ | |||
Report Cell Usage: | |||
+------+-------+------+ | |||
| |Cell |Count | | |||
+------+-------+------+ | |||
|1 |BUFG | 1| | |||
|2 |CARRY4 | 104| | |||
|3 |LUT1 | 66| | |||
|4 |LUT2 | 59| | |||
|5 |LUT3 | 182| | |||
|6 |LUT4 | 138| | |||
|7 |LUT5 | 49| | |||
|8 |LUT6 | 186| | |||
|9 |FDRE | 64| | |||
|10 |IBUF | 65| | |||
|11 |OBUF | 32| | |||
+------+-------+------+ | |||
--------------------------------------------------------------------------------- | |||
Finished Writing Synthesis Report : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings. | |||
Synthesis Optimization Runtime : Time (s): cpu = 00:00:28 ; elapsed = 00:00:38 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
Synthesis Optimization Complete : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
INFO: [Project 1-571] Translating synthesized netlist | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.009 . Memory (MB): peak = 1284.461 ; gain = 0.000 | |||
INFO: [Netlist 29-17] Analyzing 104 Unisim elements for replacement | |||
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds | |||
INFO: [Project 1-570] Preparing netlist for logic optimization | |||
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1294.609 ; gain = 0.000 | |||
INFO: [Project 1-111] Unisim Transformation Summary: | |||
No Unisim elements were transformed. | |||
Synth Design complete, checksum: 235c9ea4 | |||
INFO: [Common 17-83] Releasing license: Synthesis | |||
21 Infos, 5 Warnings, 0 Critical Warnings and 0 Errors encountered. | |||
synth_design completed successfully | |||
synth_design: Time (s): cpu = 00:00:44 ; elapsed = 00:00:46 . Memory (MB): peak = 1294.609 ; gain = 32.992 | |||
INFO: [Common 17-1381] The checkpoint 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp' has been generated. | |||
INFO: [runtcl-4] Executing : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | |||
INFO: [Common 17-206] Exiting Vivado at Wed May 11 14:52:19 2022... |
@@ -0,0 +1,179 @@ | |||
Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | |||
------------------------------------------------------------------------------------------------------- | |||
| Tool Version : Vivado v.2021.2 (win64) Build 3367213 Tue Oct 19 02:48:09 MDT 2021 | |||
| Date : Wed May 11 14:52:19 2022 | |||
| Host : DESKTOP-PAACOM8 running 64-bit major release (build 9200) | |||
| Command : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | |||
| Design : regler | |||
| Device : xc7z010clg400-1 | |||
| Speed File : -1 | |||
| Design State : Synthesized | |||
------------------------------------------------------------------------------------------------------- | |||
Utilization Design Information | |||
Table of Contents | |||
----------------- | |||
1. Slice Logic | |||
1.1 Summary of Registers by Type | |||
2. Memory | |||
3. DSP | |||
4. IO and GT Specific | |||
5. Clocking | |||
6. Specific Feature | |||
7. Primitives | |||
8. Black Boxes | |||
9. Instantiated Netlists | |||
1. Slice Logic | |||
-------------- | |||
+-------------------------+------+-------+------------+-----------+-------+ | |||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||
+-------------------------+------+-------+------------+-----------+-------+ | |||
| Slice LUTs* | 538 | 0 | 0 | 17600 | 3.06 | | |||
| LUT as Logic | 538 | 0 | 0 | 17600 | 3.06 | | |||
| LUT as Memory | 0 | 0 | 0 | 6000 | 0.00 | | |||
| Slice Registers | 64 | 0 | 0 | 35200 | 0.18 | | |||
| Register as Flip Flop | 64 | 0 | 0 | 35200 | 0.18 | | |||
| Register as Latch | 0 | 0 | 0 | 35200 | 0.00 | | |||
| F7 Muxes | 0 | 0 | 0 | 8800 | 0.00 | | |||
| F8 Muxes | 0 | 0 | 0 | 4400 | 0.00 | | |||
+-------------------------+------+-------+------------+-----------+-------+ | |||
* Warning! The Final LUT count, after physical optimizations and full implementation, is typically lower. Run opt_design after synthesis, if not already completed, for a more realistic count. | |||
1.1 Summary of Registers by Type | |||
-------------------------------- | |||
+-------+--------------+-------------+--------------+ | |||
| Total | Clock Enable | Synchronous | Asynchronous | | |||
+-------+--------------+-------------+--------------+ | |||
| 0 | _ | - | - | | |||
| 0 | _ | - | Set | | |||
| 0 | _ | - | Reset | | |||
| 0 | _ | Set | - | | |||
| 0 | _ | Reset | - | | |||
| 0 | Yes | - | - | | |||
| 0 | Yes | - | Set | | |||
| 0 | Yes | - | Reset | | |||
| 0 | Yes | Set | - | | |||
| 64 | Yes | Reset | - | | |||
+-------+--------------+-------------+--------------+ | |||
2. Memory | |||
--------- | |||
+----------------+------+-------+------------+-----------+-------+ | |||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||
+----------------+------+-------+------------+-----------+-------+ | |||
| Block RAM Tile | 0 | 0 | 0 | 60 | 0.00 | | |||
| RAMB36/FIFO* | 0 | 0 | 0 | 60 | 0.00 | | |||
| RAMB18 | 0 | 0 | 0 | 120 | 0.00 | | |||
+----------------+------+-------+------------+-----------+-------+ | |||
* Note: Each Block RAM Tile only has one FIFO logic available and therefore can accommodate only one FIFO36E1 or one FIFO18E1. However, if a FIFO18E1 occupies a Block RAM Tile, that tile can still accommodate a RAMB18E1 | |||
3. DSP | |||
------ | |||
+-----------+------+-------+------------+-----------+-------+ | |||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||
+-----------+------+-------+------------+-----------+-------+ | |||
| DSPs | 0 | 0 | 0 | 80 | 0.00 | | |||
+-----------+------+-------+------------+-----------+-------+ | |||
4. IO and GT Specific | |||
--------------------- | |||
+-----------------------------+------+-------+------------+-----------+-------+ | |||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||
+-----------------------------+------+-------+------------+-----------+-------+ | |||
| Bonded IOB | 97 | 0 | 0 | 100 | 97.00 | | |||
| Bonded IPADs | 0 | 0 | 0 | 2 | 0.00 | | |||
| Bonded IOPADs | 0 | 0 | 0 | 130 | 0.00 | | |||
| PHY_CONTROL | 0 | 0 | 0 | 2 | 0.00 | | |||
| PHASER_REF | 0 | 0 | 0 | 2 | 0.00 | | |||
| OUT_FIFO | 0 | 0 | 0 | 8 | 0.00 | | |||
| IN_FIFO | 0 | 0 | 0 | 8 | 0.00 | | |||
| IDELAYCTRL | 0 | 0 | 0 | 2 | 0.00 | | |||
| IBUFDS | 0 | 0 | 0 | 96 | 0.00 | | |||
| PHASER_OUT/PHASER_OUT_PHY | 0 | 0 | 0 | 8 | 0.00 | | |||
| PHASER_IN/PHASER_IN_PHY | 0 | 0 | 0 | 8 | 0.00 | | |||
| IDELAYE2/IDELAYE2_FINEDELAY | 0 | 0 | 0 | 100 | 0.00 | | |||
| ILOGIC | 0 | 0 | 0 | 100 | 0.00 | | |||
| OLOGIC | 0 | 0 | 0 | 100 | 0.00 | | |||
+-----------------------------+------+-------+------------+-----------+-------+ | |||
5. Clocking | |||
----------- | |||
+------------+------+-------+------------+-----------+-------+ | |||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||
+------------+------+-------+------------+-----------+-------+ | |||
| BUFGCTRL | 1 | 0 | 0 | 32 | 3.13 | | |||
| BUFIO | 0 | 0 | 0 | 8 | 0.00 | | |||
| MMCME2_ADV | 0 | 0 | 0 | 2 | 0.00 | | |||
| PLLE2_ADV | 0 | 0 | 0 | 2 | 0.00 | | |||
| BUFMRCE | 0 | 0 | 0 | 4 | 0.00 | | |||
| BUFHCE | 0 | 0 | 0 | 48 | 0.00 | | |||
| BUFR | 0 | 0 | 0 | 8 | 0.00 | | |||
+------------+------+-------+------------+-----------+-------+ | |||
6. Specific Feature | |||
------------------- | |||
+-------------+------+-------+------------+-----------+-------+ | |||
| Site Type | Used | Fixed | Prohibited | Available | Util% | | |||
+-------------+------+-------+------------+-----------+-------+ | |||
| BSCANE2 | 0 | 0 | 0 | 4 | 0.00 | | |||
| CAPTUREE2 | 0 | 0 | 0 | 1 | 0.00 | | |||
| DNA_PORT | 0 | 0 | 0 | 1 | 0.00 | | |||
| EFUSE_USR | 0 | 0 | 0 | 1 | 0.00 | | |||
| FRAME_ECCE2 | 0 | 0 | 0 | 1 | 0.00 | | |||
| ICAPE2 | 0 | 0 | 0 | 2 | 0.00 | | |||
| STARTUPE2 | 0 | 0 | 0 | 1 | 0.00 | | |||
| XADC | 0 | 0 | 0 | 1 | 0.00 | | |||
+-------------+------+-------+------------+-----------+-------+ | |||
7. Primitives | |||
------------- | |||
+----------+------+---------------------+ | |||
| Ref Name | Used | Functional Category | | |||
+----------+------+---------------------+ | |||
| LUT6 | 186 | LUT | | |||
| LUT3 | 182 | LUT | | |||
| LUT4 | 138 | LUT | | |||
| CARRY4 | 104 | CarryLogic | | |||
| LUT1 | 66 | LUT | | |||
| IBUF | 65 | IO | | |||
| FDRE | 64 | Flop & Latch | | |||
| LUT2 | 59 | LUT | | |||
| LUT5 | 49 | LUT | | |||
| OBUF | 32 | IO | | |||
| BUFG | 1 | Clock | | |||
+----------+------+---------------------+ | |||
8. Black Boxes | |||
-------------- | |||
+----------+------+ | |||
| Ref Name | Used | | |||
+----------+------+ | |||
9. Instantiated Netlists | |||
------------------------ | |||
+----------+------+ | |||
| Ref Name | Used | | |||
+----------+------+ | |||
@@ -0,0 +1,36 @@ | |||
// | |||
// Vivado(TM) | |||
// rundef.js: a Vivado-generated Runs Script for WSH 5.1/5.6 | |||
// Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | |||
// | |||
var WshShell = new ActiveXObject( "WScript.Shell" ); | |||
var ProcEnv = WshShell.Environment( "Process" ); | |||
var PathVal = ProcEnv("PATH"); | |||
if ( PathVal.length == 0 ) { | |||
PathVal = "C:/Xilinx/Vivado/2021.2/ids_lite/ISE/bin/nt64;C:/Xilinx/Vivado/2021.2/ids_lite/ISE/lib/nt64;C:/Xilinx/Vivado/2021.2/bin;"; | |||
} else { | |||
PathVal = "C:/Xilinx/Vivado/2021.2/ids_lite/ISE/bin/nt64;C:/Xilinx/Vivado/2021.2/ids_lite/ISE/lib/nt64;C:/Xilinx/Vivado/2021.2/bin;" + PathVal; | |||
} | |||
ProcEnv("PATH") = PathVal; | |||
var RDScrFP = WScript.ScriptFullName; | |||
var RDScrN = WScript.ScriptName; | |||
var RDScrDir = RDScrFP.substr( 0, RDScrFP.length - RDScrN.length - 1 ); | |||
var ISEJScriptLib = RDScrDir + "/ISEWrap.js"; | |||
eval( EAInclude(ISEJScriptLib) ); | |||
ISEStep( "vivado", | |||
"-log regler.vds -m64 -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl" ); | |||
function EAInclude( EAInclFilename ) { | |||
var EAFso = new ActiveXObject( "Scripting.FileSystemObject" ); | |||
var EAInclFile = EAFso.OpenTextFile( EAInclFilename ); | |||
var EAIFContents = EAInclFile.ReadAll(); | |||
EAInclFile.Close(); | |||
return EAIFContents; | |||
} |
@@ -0,0 +1,10 @@ | |||
@echo off | |||
rem Vivado (TM) | |||
rem runme.bat: a Vivado-generated Script | |||
rem Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | |||
set HD_SDIR=%~dp0 | |||
cd /d "%HD_SDIR%" | |||
cscript /nologo /E:JScript "%HD_SDIR%\rundef.js" %* |
@@ -0,0 +1,232 @@ | |||
*** Running vivado | |||
with args -log regler.vds -m64 -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | |||
****** Vivado v2021.2 (64-bit) | |||
**** SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||
**** IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||
** Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | |||
source regler.tcl -notrace | |||
create_project: Time (s): cpu = 00:00:07 ; elapsed = 00:00:07 . Memory (MB): peak = 1261.617 ; gain = 8.895 | |||
Command: read_checkpoint -auto_incremental -incremental C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp | |||
INFO: [Vivado 12-5825] Read reference checkpoint from C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/utils_1/imports/synth_1/regler.dcp for incremental synthesis | |||
INFO: [Vivado 12-7989] Please ensure there are no constraint changes | |||
Command: synth_design -top regler -part xc7z010clg400-1 | |||
Starting synth_design | |||
Attempting to get a license for feature 'Synthesis' and/or device 'xc7z010' | |||
INFO: [Common 17-349] Got license for feature 'Synthesis' and/or device 'xc7z010' | |||
INFO: [Device 21-403] Loading part xc7z010clg400-1 | |||
WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | |||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | |||
INFO: [Synth 8-7079] Multithreading enabled for synth_design using a maximum of 2 processes. | |||
INFO: [Synth 8-7078] Launching helper process for spawning children vivado processes | |||
INFO: [Synth 8-7075] Helper process launched with PID 12736 | |||
--------------------------------------------------------------------------------- | |||
Starting RTL Elaboration : Time (s): cpu = 00:00:06 ; elapsed = 00:00:07 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
INFO: [Synth 8-638] synthesizing module 'regler' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||
WARNING: [Synth 8-6014] Unused sequential element e_k_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:95] | |||
WARNING: [Synth 8-6014] Unused sequential element e_k2_reg was removed. [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:96] | |||
INFO: [Synth 8-256] done synthesizing module 'regler' (1#1) [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:43] | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Elaboration : Time (s): cpu = 00:00:08 ; elapsed = 00:00:08 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Handling Custom Attributes | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Optimization Phase 1 : Time (s): cpu = 00:00:09 ; elapsed = 00:00:09 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.004 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
INFO: [Project 1-570] Preparing netlist for logic optimization | |||
Processing XDC Constraints | |||
Initializing timing engine | |||
Parsing XDC File [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc] | |||
Finished Parsing XDC File [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc] | |||
INFO: [Project 1-236] Implementation specific constraints were found while reading constraint file [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/constrs_1/imports/digilent-xdc-master/Cora-Z7-10-Master.xdc]. These constraints will be ignored for synthesis but will be used in implementation. Impacted constraints are listed in the file [.Xil/regler_propImpl.xdc]. | |||
Resolution: To avoid this warning, move constraints listed in [.Xil/regler_propImpl.xdc] to another XDC file and exclude this new file from synthesis with the used_in_synthesis property (File Properties dialog in GUI) and re-run elaboration/synthesis. | |||
Completed Processing XDC Constraints | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.001 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
INFO: [Project 1-111] Unisim Transformation Summary: | |||
No Unisim elements were transformed. | |||
Constraint Validation Runtime : Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.002 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
WARNING: [Designutils 20-4072] Reference run did not run incremental synthesis because the design is too small; reverting to default synthesis | |||
INFO: [Designutils 20-4379] Flow is switching to default flow due to incremental criteria not met. If you would like to alter this behaviour and have the flow terminate instead, please set the following parameter config_implementation {autoIncr.Synth.RejectBehavior Terminate} | |||
--------------------------------------------------------------------------------- | |||
Finished Constraint Validation : Time (s): cpu = 00:00:17 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Loading Part and Timing Information | |||
--------------------------------------------------------------------------------- | |||
Loading part: xc7z010clg400-1 | |||
--------------------------------------------------------------------------------- | |||
Finished Loading Part and Timing Information : Time (s): cpu = 00:00:17 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Applying 'set_property' XDC Constraints | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished applying 'set_property' XDC Constraints : Time (s): cpu = 00:00:18 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Optimization Phase 2 : Time (s): cpu = 00:00:18 ; elapsed = 00:00:18 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start RTL Component Statistics | |||
--------------------------------------------------------------------------------- | |||
Detailed RTL Component Info : | |||
+---Adders : | |||
3 Input 32 Bit Adders := 2 | |||
2 Input 32 Bit Adders := 1 | |||
2 Input 31 Bit Adders := 1 | |||
+---Registers : | |||
32 Bit Registers := 2 | |||
+---Multipliers : | |||
1x32 Multipliers := 1 | |||
+---Muxes : | |||
2 Input 32 Bit Muxes := 1 | |||
2 Input 31 Bit Muxes := 1 | |||
--------------------------------------------------------------------------------- | |||
Finished RTL Component Statistics | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Part Resource Summary | |||
--------------------------------------------------------------------------------- | |||
Part Resources: | |||
DSPs: 80 (col length:40) | |||
BRAMs: 120 (col length: RAMB18 40 RAMB36 20) | |||
--------------------------------------------------------------------------------- | |||
Finished Part Resource Summary | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Cross Boundary and Area Optimization | |||
--------------------------------------------------------------------------------- | |||
WARNING: [Synth 8-7080] Parallel synthesis criteria is not met | |||
--------------------------------------------------------------------------------- | |||
Finished Cross Boundary and Area Optimization : Time (s): cpu = 00:00:24 ; elapsed = 00:00:25 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Applying XDC Timing Constraints | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Applying XDC Timing Constraints : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Timing Optimization | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Timing Optimization : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1261.617 ; gain = 0.000 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Technology Mapping | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Technology Mapping : Time (s): cpu = 00:00:32 ; elapsed = 00:00:33 . Memory (MB): peak = 1262.070 ; gain = 0.453 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start IO Insertion | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Flattening Before IO Insertion | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Flattening Before IO Insertion | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Final Netlist Cleanup | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Final Netlist Cleanup | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished IO Insertion : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Renaming Generated Instances | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Renaming Generated Instances : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Rebuilding User Hierarchy | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Rebuilding User Hierarchy : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Renaming Generated Ports | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Renaming Generated Ports : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Handling Custom Attributes | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Handling Custom Attributes : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Renaming Generated Nets | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Finished Renaming Generated Nets : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
--------------------------------------------------------------------------------- | |||
Start Writing Synthesis Report | |||
--------------------------------------------------------------------------------- | |||
Report BlackBoxes: | |||
+-+--------------+----------+ | |||
| |BlackBox name |Instances | | |||
+-+--------------+----------+ | |||
+-+--------------+----------+ | |||
Report Cell Usage: | |||
+------+-------+------+ | |||
| |Cell |Count | | |||
+------+-------+------+ | |||
|1 |BUFG | 1| | |||
|2 |CARRY4 | 104| | |||
|3 |LUT1 | 66| | |||
|4 |LUT2 | 59| | |||
|5 |LUT3 | 182| | |||
|6 |LUT4 | 138| | |||
|7 |LUT5 | 49| | |||
|8 |LUT6 | 186| | |||
|9 |FDRE | 64| | |||
|10 |IBUF | 65| | |||
|11 |OBUF | 32| | |||
+------+-------+------+ | |||
--------------------------------------------------------------------------------- | |||
Finished Writing Synthesis Report : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
--------------------------------------------------------------------------------- | |||
Synthesis finished with 0 errors, 0 critical warnings and 1 warnings. | |||
Synthesis Optimization Runtime : Time (s): cpu = 00:00:28 ; elapsed = 00:00:38 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
Synthesis Optimization Complete : Time (s): cpu = 00:00:39 ; elapsed = 00:00:40 . Memory (MB): peak = 1275.852 ; gain = 14.234 | |||
INFO: [Project 1-571] Translating synthesized netlist | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00.009 . Memory (MB): peak = 1284.461 ; gain = 0.000 | |||
INFO: [Netlist 29-17] Analyzing 104 Unisim elements for replacement | |||
INFO: [Netlist 29-28] Unisim Transformation completed in 0 CPU seconds | |||
INFO: [Project 1-570] Preparing netlist for logic optimization | |||
INFO: [Opt 31-138] Pushed 0 inverter(s) to 0 load pin(s). | |||
Netlist sorting complete. Time (s): cpu = 00:00:00 ; elapsed = 00:00:00 . Memory (MB): peak = 1294.609 ; gain = 0.000 | |||
INFO: [Project 1-111] Unisim Transformation Summary: | |||
No Unisim elements were transformed. | |||
Synth Design complete, checksum: 235c9ea4 | |||
INFO: [Common 17-83] Releasing license: Synthesis | |||
21 Infos, 5 Warnings, 0 Critical Warnings and 0 Errors encountered. | |||
synth_design completed successfully | |||
synth_design: Time (s): cpu = 00:00:44 ; elapsed = 00:00:46 . Memory (MB): peak = 1294.609 ; gain = 32.992 | |||
INFO: [Common 17-1381] The checkpoint 'C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.dcp' has been generated. | |||
INFO: [runtcl-4] Executing : report_utilization -file regler_utilization_synth.rpt -pb regler_utilization_synth.pb | |||
INFO: [Common 17-206] Exiting Vivado at Wed May 11 14:52:19 2022... |
@@ -0,0 +1,43 @@ | |||
#!/bin/sh | |||
# | |||
# Vivado(TM) | |||
# runme.sh: a Vivado-generated Runs Script for UNIX | |||
# Copyright 1986-2021 Xilinx, Inc. All Rights Reserved. | |||
# | |||
echo "This script was generated under a different operating system." | |||
echo "Please update the PATH and LD_LIBRARY_PATH variables below, before executing this script" | |||
exit | |||
if [ -z "$PATH" ]; then | |||
PATH=C:/Xilinx/Vivado/2021.2/ids_lite/ISE/bin/nt64;C:/Xilinx/Vivado/2021.2/ids_lite/ISE/lib/nt64:C:/Xilinx/Vivado/2021.2/bin | |||
else | |||
PATH=C:/Xilinx/Vivado/2021.2/ids_lite/ISE/bin/nt64;C:/Xilinx/Vivado/2021.2/ids_lite/ISE/lib/nt64:C:/Xilinx/Vivado/2021.2/bin:$PATH | |||
fi | |||
export PATH | |||
if [ -z "$LD_LIBRARY_PATH" ]; then | |||
LD_LIBRARY_PATH= | |||
else | |||
LD_LIBRARY_PATH=:$LD_LIBRARY_PATH | |||
fi | |||
export LD_LIBRARY_PATH | |||
HD_PWD='C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1' | |||
cd "$HD_PWD" | |||
HD_LOG=runme.log | |||
/bin/touch $HD_LOG | |||
ISEStep="./ISEWrap.sh" | |||
EAStep() | |||
{ | |||
$ISEStep $HD_LOG "$@" >> $HD_LOG 2>&1 | |||
if [ $? -ne 0 ] | |||
then | |||
exit | |||
fi | |||
} | |||
EAStep vivado -log regler.vds -m64 -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl |
@@ -0,0 +1,13 @@ | |||
#----------------------------------------------------------- | |||
# Vivado v2021.2 (64-bit) | |||
# SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||
# IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||
# Start of session at: Wed May 11 14:51:23 2022 | |||
# Process ID: 15124 | |||
# Current directory: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1 | |||
# Command line: vivado.exe -log regler.vds -product Vivado -mode batch -messageDb vivado.pb -notrace -source regler.tcl | |||
# Log file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1/regler.vds | |||
# Journal file: C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.runs/synth_1\vivado.jou | |||
# Running On: DESKTOP-PAACOM8, OS: Windows, CPU Frequency: 2592 MHz, CPU Physical cores: 6, Host memory: 16927 MB | |||
#----------------------------------------------------------- | |||
source regler.tcl -notrace |
@@ -0,0 +1,26 @@ | |||
@echo off | |||
REM **************************************************************************** | |||
REM Vivado (TM) v2021.2 (64-bit) | |||
REM | |||
REM Filename : compile.bat | |||
REM Simulator : Xilinx Vivado Simulator | |||
REM Description : Script for compiling the simulation design source files | |||
REM | |||
REM Generated by Vivado on Wed May 11 14:53:11 +0200 2022 | |||
REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||
REM | |||
REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||
REM | |||
REM usage: compile.bat | |||
REM | |||
REM **************************************************************************** | |||
REM compile VHDL design sources | |||
echo "xvhdl --incr --relax -prj pwm_test_db_vhdl.prj" | |||
call xvhdl --incr --relax -prj pwm_test_db_vhdl.prj -log xvhdl.log | |||
call type xvhdl.log > compile.log | |||
if "%errorlevel%"=="1" goto END | |||
if "%errorlevel%"=="0" goto SUCCESS | |||
:END | |||
exit 1 | |||
:SUCCESS | |||
exit 0 |
@@ -0,0 +1,2 @@ | |||
INFO: [VRFC 10-163] Analyzing VHDL file "C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd" into library xil_defaultlib | |||
INFO: [VRFC 10-3107] analyzing entity 'regler' |
@@ -0,0 +1,25 @@ | |||
@echo off | |||
REM **************************************************************************** | |||
REM Vivado (TM) v2021.2 (64-bit) | |||
REM | |||
REM Filename : elaborate.bat | |||
REM Simulator : Xilinx Vivado Simulator | |||
REM Description : Script for elaborating the compiled design | |||
REM | |||
REM Generated by Vivado on Wed May 11 14:53:14 +0200 2022 | |||
REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||
REM | |||
REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||
REM | |||
REM usage: elaborate.bat | |||
REM | |||
REM **************************************************************************** | |||
REM elaborate design | |||
echo "xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log" | |||
call xelab --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||
if "%errorlevel%"=="0" goto SUCCESS | |||
if "%errorlevel%"=="1" goto END | |||
:END | |||
exit 1 | |||
:SUCCESS | |||
exit 0 |
@@ -0,0 +1,19 @@ | |||
Vivado Simulator v2021.2 | |||
Copyright 1986-1999, 2001-2021 Xilinx, Inc. All Rights Reserved. | |||
Running: C:/Xilinx/Vivado/2021.2/bin/unwrapped/win64.o/xelab.exe --incr --debug typical --relax --mt 2 -L xil_defaultlib -L secureip -L xpm --snapshot pwm_test_db_behav xil_defaultlib.pwm_test_db -log elaborate.log | |||
Using 2 slave threads. | |||
Starting static elaboration | |||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:62] | |||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:63] | |||
WARNING: [VRFC 10-3813] value in initialization depends on signal 'kr' [C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/Coraz7_Test.srcs/sources_1/new/pwm_test.vhd:64] | |||
Completed static elaboration | |||
Starting simulation data flow analysis | |||
Completed simulation data flow analysis | |||
Time Resolution for simulation is 1ps | |||
Compiling package std.standard | |||
Compiling package std.textio | |||
Compiling package ieee.std_logic_1164 | |||
Compiling architecture behavioral of entity xil_defaultlib.regler [regler_default] | |||
Compiling architecture behavioral of entity xil_defaultlib.pt1 [pt1_default] | |||
Compiling architecture behavioral of entity xil_defaultlib.pwm_test_db | |||
Built simulation snapshot pwm_test_db_behav |
@@ -0,0 +1,11 @@ | |||
set curr_wave [current_wave_config] | |||
if { [string length $curr_wave] == 0 } { | |||
if { [llength [get_objects]] > 0} { | |||
add_wave / | |||
set_property needs_save false [current_wave_config] | |||
} else { | |||
send_msg_id Add_Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform Configuration' or type 'create_wave_config' in the TCL console." | |||
} | |||
} | |||
run 5 s |
@@ -0,0 +1,25 @@ | |||
@echo off | |||
REM **************************************************************************** | |||
REM Vivado (TM) v2021.2 (64-bit) | |||
REM | |||
REM Filename : simulate.bat | |||
REM Simulator : Xilinx Vivado Simulator | |||
REM Description : Script for simulating the design by launching the simulator | |||
REM | |||
REM Generated by Vivado on Wed May 11 14:53:17 +0200 2022 | |||
REM SW Build 3367213 on Tue Oct 19 02:48:09 MDT 2021 | |||
REM | |||
REM IP Build 3369179 on Thu Oct 21 08:25:16 MDT 2021 | |||
REM | |||
REM usage: simulate.bat | |||
REM | |||
REM **************************************************************************** | |||
REM simulate design | |||
echo "xsim pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch pwm_test_db.tcl -view C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg -log simulate.log" | |||
call xsim pwm_test_db_behav -key {Behavioral:sim_1:Functional:pwm_test_db} -tclbatch pwm_test_db.tcl -view C:/Users/Felix/OneDrive/Master/Projektarbeit_FPGA/Programme/StreckenSim_mitRegler/StreckeSim_counter_working/StreckeSim/pwm_test_db_func_synth.wcfg -log simulate.log | |||
if "%errorlevel%"=="0" goto SUCCESS | |||
if "%errorlevel%"=="1" goto END | |||
:END | |||
exit 1 | |||
:SUCCESS | |||
exit 0 |